Impact Analysis of Parasitic Capacitance of High-Insulation High-Frequency Transformer on Series Resonant Converter and Optimal Design

Ren-Chu Guan, Zhixing He, Zongjian Li, Ben Zhou, Yang Liu, Junjie Qin, YuanYuan Xiao, Ruxin Liang, Chengjun Duan
{"title":"Impact Analysis of Parasitic Capacitance of High-Insulation High-Frequency Transformer on Series Resonant Converter and Optimal Design","authors":"Ren-Chu Guan, Zhixing He, Zongjian Li, Ben Zhou, Yang Liu, Junjie Qin, YuanYuan Xiao, Ruxin Liang, Chengjun Duan","doi":"10.1109/peas53589.2021.9628833","DOIUrl":null,"url":null,"abstract":"The series resonant converter (SRC) is one of the most popular galvanically isolated dc–dc converters since it provides zero voltage switching (ZVS), reduces rms currents, using transformer leakage inductance as the resonant inductance can further reduce the volume of the converter. However, in medium-voltage (MV) grid to low-voltage (LV) DC bus applications, in order to meet the transformer's high insulation strength and high power requirements, the parasitic capacitance is large, causing resonance voltage and current oscillations spikes. The equivalent circuit is established, the mathematical expression of the resonant voltage and current in the time domain is established, and the adverse effects in the transient process are analyzed. The influence of different parasitic capacitance and dead time on oscillation is analyzed and compared, and design reference is given. Theoretical calculations is experimentally verified for the SiC MOSFET-based prototype of a 2kV DC input, 800V output, 10kVDC insulation, 4kW power output, which operates at 200kHz, with an efficiency of 98.5%. Experimental comparison shows that the proposed method reduces the voltage and current oscillation disappeared spikes from 1.3 times the steady-state value.","PeriodicalId":268264,"journal":{"name":"2021 IEEE 1st International Power Electronics and Application Symposium (PEAS)","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 1st International Power Electronics and Application Symposium (PEAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/peas53589.2021.9628833","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The series resonant converter (SRC) is one of the most popular galvanically isolated dc–dc converters since it provides zero voltage switching (ZVS), reduces rms currents, using transformer leakage inductance as the resonant inductance can further reduce the volume of the converter. However, in medium-voltage (MV) grid to low-voltage (LV) DC bus applications, in order to meet the transformer's high insulation strength and high power requirements, the parasitic capacitance is large, causing resonance voltage and current oscillations spikes. The equivalent circuit is established, the mathematical expression of the resonant voltage and current in the time domain is established, and the adverse effects in the transient process are analyzed. The influence of different parasitic capacitance and dead time on oscillation is analyzed and compared, and design reference is given. Theoretical calculations is experimentally verified for the SiC MOSFET-based prototype of a 2kV DC input, 800V output, 10kVDC insulation, 4kW power output, which operates at 200kHz, with an efficiency of 98.5%. Experimental comparison shows that the proposed method reduces the voltage and current oscillation disappeared spikes from 1.3 times the steady-state value.
高绝缘高频变压器寄生电容对串联谐振变换器的影响分析及优化设计
串联谐振变换器(SRC)是最流行的电隔离dc-dc变换器之一,因为它提供零电压开关(ZVS),减小均方根电流,使用变压器漏感作为谐振电感可以进一步减小变换器的体积。然而,在中压(MV)电网到低压(LV)直流母线的应用中,为了满足变压器的高绝缘强度和高功率要求,寄生电容较大,造成谐振电压和电流振荡尖峰。建立了等效电路,建立了谐振电压和电流在时域的数学表达式,并分析了瞬态过程中的不利影响。分析比较了不同寄生电容和死区时间对振荡的影响,给出了设计参考。实验验证了基于SiC mosfet的样机的理论计算,该样机的直流输入为2kV,输出为800V,绝缘为10kVDC,输出功率为4kW,工作频率为200kHz,效率为98.5%。实验对比表明,该方法将电压、电流振荡消失尖峰值降低到稳态值的1.3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信