Design of Low Power Vedic Multiplier Based Reconfigurable Fir Filter for DSP Applications

Y. Poornima, M. Kamalanathan
{"title":"Design of Low Power Vedic Multiplier Based Reconfigurable Fir Filter for DSP Applications","authors":"Y. Poornima, M. Kamalanathan","doi":"10.51976/ijari.721908","DOIUrl":null,"url":null,"abstract":"Recent advances in mobile computing and multimedia applications demand high - performance and low - power VLSI digital signal processing (DSP) systems. One of the most widely used operations in DSP is finite - impulse response (FIR) filtering. In the existing method FIR filter is designed using array multiplier, which is having higher delay and power dissipation. The proposed method presents a programmable digital finite impulse response (FIR) filter for high - performance applications. One of the most widely used operations in DSP is finite - impulse response (FIR) filtering. In the existing method FIR filter is designed using array multiplier, which is having higher delay and power dissipation. The proposed method presents a programmable digital finite impulse response (FIR) filter for high performance applications. The FIR filter performs the weighted summations of input sequences and is widely used in video convolution functions, signal preconditioning, and various communication applications. Recently, due to the high - performance requirement and increasing complexity of DSP and multimedia communication application. In this work, , FIR filter multipliers are extensively characterized with power simulations, providing a methodology for the perturbation of the coefficients of baseline filters at the algorithm level to trade-off reduced power consumption for filter quality. The proposed optimization technique does not require any hardware overhead and it enables the possibility of scaling the power consumption of the filter at runtime.","PeriodicalId":330303,"journal":{"name":"International Journal of Advance Research and Innovation","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Advance Research and Innovation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.51976/ijari.721908","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Recent advances in mobile computing and multimedia applications demand high - performance and low - power VLSI digital signal processing (DSP) systems. One of the most widely used operations in DSP is finite - impulse response (FIR) filtering. In the existing method FIR filter is designed using array multiplier, which is having higher delay and power dissipation. The proposed method presents a programmable digital finite impulse response (FIR) filter for high - performance applications. One of the most widely used operations in DSP is finite - impulse response (FIR) filtering. In the existing method FIR filter is designed using array multiplier, which is having higher delay and power dissipation. The proposed method presents a programmable digital finite impulse response (FIR) filter for high performance applications. The FIR filter performs the weighted summations of input sequences and is widely used in video convolution functions, signal preconditioning, and various communication applications. Recently, due to the high - performance requirement and increasing complexity of DSP and multimedia communication application. In this work, , FIR filter multipliers are extensively characterized with power simulations, providing a methodology for the perturbation of the coefficients of baseline filters at the algorithm level to trade-off reduced power consumption for filter quality. The proposed optimization technique does not require any hardware overhead and it enables the possibility of scaling the power consumption of the filter at runtime.
基于低功耗Vedic乘法器的DSP可重构Fir滤波器设计
移动计算和多媒体应用的最新进展要求高性能和低功耗的VLSI数字信号处理(DSP)系统。有限脉冲响应(FIR)滤波是DSP中应用最广泛的运算之一。现有方法采用阵列乘法器设计FIR滤波器,具有较高的时延和功耗。提出了一种适用于高性能应用的可编程数字有限脉冲响应(FIR)滤波器。有限脉冲响应(FIR)滤波是DSP中应用最广泛的运算之一。现有方法采用阵列乘法器设计FIR滤波器,具有较高的时延和功耗。该方法提出了一种适用于高性能应用的可编程数字有限脉冲响应(FIR)滤波器。FIR滤波器对输入序列进行加权求和,广泛应用于视频卷积函数、信号预处理和各种通信应用中。近年来,由于对DSP的高性能要求和复杂度的不断提高,多媒体通信的应用越来越广泛。在这项工作中,FIR滤波器乘法器通过功率模拟进行了广泛的表征,提供了一种在算法层面上对基线滤波器系数进行扰动的方法,以降低滤波器质量的功耗。所提出的优化技术不需要任何硬件开销,并且可以在运行时缩放滤波器的功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信