500 MHz differential latched current comparator for calibration of current steering DAC

Santanu Sarkar, S. Banerjee
{"title":"500 MHz differential latched current comparator for calibration of current steering DAC","authors":"Santanu Sarkar, S. Banerjee","doi":"10.1109/TECHSYM.2014.6808066","DOIUrl":null,"url":null,"abstract":"This paper proposes the design techniques of high performance current comparator which can sense a minimum change of 8 nA for 10 μA input current. The current comparator shows fast response with 0.95 ns delay for an input current difference of 0.1 μA peak-to-peak and it can work up to 500 MHz clock frequency. The use of low impedance trans-impedance stage makes it faster and the preamplifier removes kickback noise. Using latch at the end of comparator provides a faster response. The dynamic comparator is pre-charged to VDD during low clock phase to remove the memory effects. The current comparator has been designed in 180 nm CMOS process with 1.8 V supply. The comparator shows an average power consumption of 697 μW for 10 μA input current.","PeriodicalId":265072,"journal":{"name":"Proceedings of the 2014 IEEE Students' Technology Symposium","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2014 IEEE Students' Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2014.6808066","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

This paper proposes the design techniques of high performance current comparator which can sense a minimum change of 8 nA for 10 μA input current. The current comparator shows fast response with 0.95 ns delay for an input current difference of 0.1 μA peak-to-peak and it can work up to 500 MHz clock frequency. The use of low impedance trans-impedance stage makes it faster and the preamplifier removes kickback noise. Using latch at the end of comparator provides a faster response. The dynamic comparator is pre-charged to VDD during low clock phase to remove the memory effects. The current comparator has been designed in 180 nm CMOS process with 1.8 V supply. The comparator shows an average power consumption of 697 μW for 10 μA input current.
500mhz差分锁存电流比较器,用于校准电流转向DAC
本文提出了在输入电流为10 μA的情况下,能检测最小8 nA变化的高性能电流比较器的设计技术。该电流比较器在输入电流差为0.1 μA时具有较快的响应速度和0.95 ns的时延,工作频率可达500mhz。低阻抗跨阻抗级的使用使其速度更快,前置放大器消除了反踢噪声。在比较器的末端使用锁存器可以提供更快的响应。动态比较器在低时钟阶段预充到VDD以消除记忆效应。电流比较器采用1.8 V电源,采用180nm CMOS工艺设计。当输入电流为10 μA时,该比较器的平均功耗为697 μW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信