A fractional-n PLL frequency synthesizer design

Seon-Keun Kim, Youngsik Kim
{"title":"A fractional-n PLL frequency synthesizer design","authors":"Seon-Keun Kim, Youngsik Kim","doi":"10.1109/SECON.2005.1423222","DOIUrl":null,"url":null,"abstract":"This paper proposes a fractional-N phase-locked loop (PLL) frequency synthesizer using 3rd order /spl Delta//spl Sigma/ modulator for 915 MHz medium speed FSK wireless link. The voltage-controlled oscillator (VCO), pre-scaler of divide-by-8, phase frequency detector (PFD), and charge pump (CP) have been developed with 0.25-/spl mu/m CMOS process. A 3rd order external loop filter has been optimized to reduce the lock-in time. The fractional-N divider and 3rd order /spl Delta//spl Sigma/ modulator have been designed with the VHDL codes, and implemented through the FPGA board of the Xilinx Spartan2E. The VCO has been designed to span from 900 MHz to 950 MHz band using LC resonator, and a fractional-N divider uses a 36/37 modulus and 3rd order /spl Delta//spl Sigma/ modulator to reduce the fractional spur. The measured result shows that the RF output power of the frequency synthesizer is -10 dBm, the phase noise is -78 dBc/Hz at 100 KHz offset frequency, the minimum frequency step is 10 kHz, and the maximum lock-in time is around 800 ms with 10 MHz step change.","PeriodicalId":129377,"journal":{"name":"Proceedings. IEEE SoutheastCon, 2005.","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. IEEE SoutheastCon, 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SECON.2005.1423222","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

This paper proposes a fractional-N phase-locked loop (PLL) frequency synthesizer using 3rd order /spl Delta//spl Sigma/ modulator for 915 MHz medium speed FSK wireless link. The voltage-controlled oscillator (VCO), pre-scaler of divide-by-8, phase frequency detector (PFD), and charge pump (CP) have been developed with 0.25-/spl mu/m CMOS process. A 3rd order external loop filter has been optimized to reduce the lock-in time. The fractional-N divider and 3rd order /spl Delta//spl Sigma/ modulator have been designed with the VHDL codes, and implemented through the FPGA board of the Xilinx Spartan2E. The VCO has been designed to span from 900 MHz to 950 MHz band using LC resonator, and a fractional-N divider uses a 36/37 modulus and 3rd order /spl Delta//spl Sigma/ modulator to reduce the fractional spur. The measured result shows that the RF output power of the frequency synthesizer is -10 dBm, the phase noise is -78 dBc/Hz at 100 KHz offset frequency, the minimum frequency step is 10 kHz, and the maximum lock-in time is around 800 ms with 10 MHz step change.
分数n锁相环频率合成器的设计
本文提出了一种用于915 MHz中速FSK无线链路的分数n锁相环频率合成器,采用三阶/spl Delta//spl Sigma/调制器。采用0.25-/spl mu/m的CMOS工艺,研制了压控振荡器(VCO)、除以8预标器、相频检测器(PFD)和电荷泵(CP)。优化了三阶外环滤波器以减少锁相时间。用VHDL代码设计了分数n分频器和三阶/spl Delta//spl Sigma/调制器,并在Xilinx Spartan2E的FPGA板上实现。VCO使用LC谐振器设计为900 MHz至950 MHz频段,分数n分频器使用36/37模数和3阶/spl Delta//spl Sigma/调制器来减少分数杂散。测量结果表明,频率合成器的射频输出功率为-10 dBm,在100 KHz偏置频率下相位噪声为-78 dBc/Hz,最小频率步进为10 KHz,最大锁相时间约为800 ms,步进变化为10 MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信