In-line metrology for Cu pillar applications in interposer based packages for 2.5D integration

I. Panchenko, M. Boettcher, J. Wolf, M. Kunz, L. Lehmann, Tanya A. Atanasova, M. Wieland
{"title":"In-line metrology for Cu pillar applications in interposer based packages for 2.5D integration","authors":"I. Panchenko, M. Boettcher, J. Wolf, M. Kunz, L. Lehmann, Tanya A. Atanasova, M. Wieland","doi":"10.23919/EMPC.2017.8346862","DOIUrl":null,"url":null,"abstract":"The vertical assembly between chip and interposer (2.5D) is mainly done by micro interconnects based on Cu pillars (diameter <50 μm, height <75 μm). These are typically manufactured via electroplating, which includes the sequential deposition of the Cu pillar itself and its solder cap (typically SnAg or Sn). In order to improve the yield of the subsequent assembly process as well as the overall reliability of these interconnects it is crucial to obtain information about their post process characteristics such as geometry (e.g. height and diameter, as well variations over the whole Si wafer), roughness, undercut, contamination level etc. Therefore it is important to introduce reliable metrology tools for wafer processing control. This study provides a detailed overview on important pillar characteristics and possible metrology solutions for their measurement, ranging from destructive failure analysis to promising in-line techniques. Furthermore, challenges and limits of the found solutions for various important pillar characteristics will be discussed. Derived from the provided overview on Cu pillar characteristics, this study will focus in detail on the measurement of the pillar sidewall loss and its roughness, the pillar undercut, the roughness of the insulator layer surrounding the pillar and the bottom critical dimension (CD). The sidewall parameters and the undercut of the pillar are difficult to characterize because of the geometrical arrangement and the associated inaccessibility by common measurement techniques (e.g. optical widefleld microscopy). The application of confocal microscopy with high resolution will be described in detail which enabled successful measurements of most of the described parameters (except undercut). The results will be discussed in terms of applicability for even smaller pillars (down to 25 μm) and in-line metrology capabilities.","PeriodicalId":329807,"journal":{"name":"2017 21st European Microelectronics and Packaging Conference (EMPC) & Exhibition","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 21st European Microelectronics and Packaging Conference (EMPC) & Exhibition","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/EMPC.2017.8346862","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The vertical assembly between chip and interposer (2.5D) is mainly done by micro interconnects based on Cu pillars (diameter <50 μm, height <75 μm). These are typically manufactured via electroplating, which includes the sequential deposition of the Cu pillar itself and its solder cap (typically SnAg or Sn). In order to improve the yield of the subsequent assembly process as well as the overall reliability of these interconnects it is crucial to obtain information about their post process characteristics such as geometry (e.g. height and diameter, as well variations over the whole Si wafer), roughness, undercut, contamination level etc. Therefore it is important to introduce reliable metrology tools for wafer processing control. This study provides a detailed overview on important pillar characteristics and possible metrology solutions for their measurement, ranging from destructive failure analysis to promising in-line techniques. Furthermore, challenges and limits of the found solutions for various important pillar characteristics will be discussed. Derived from the provided overview on Cu pillar characteristics, this study will focus in detail on the measurement of the pillar sidewall loss and its roughness, the pillar undercut, the roughness of the insulator layer surrounding the pillar and the bottom critical dimension (CD). The sidewall parameters and the undercut of the pillar are difficult to characterize because of the geometrical arrangement and the associated inaccessibility by common measurement techniques (e.g. optical widefleld microscopy). The application of confocal microscopy with high resolution will be described in detail which enabled successful measurements of most of the described parameters (except undercut). The results will be discussed in terms of applicability for even smaller pillars (down to 25 μm) and in-line metrology capabilities.
用于2.5D集成的基于中介器的封装中的铜柱应用的在线计量
芯片与中间层(2.5D)之间的垂直组装主要通过基于铜柱(直径<50 μm,高度<75 μm)的微互连完成。这些通常是通过电镀制造的,其中包括铜柱本身及其焊帽(通常是SnAg或Sn)的顺序沉积。为了提高后续组装过程的成品率以及这些互连的整体可靠性,获得有关其后处理特性的信息至关重要,例如几何形状(例如高度和直径,以及整个硅晶圆的变化),粗糙度,下切,污染水平等。因此,引入可靠的计量工具对晶圆加工控制具有重要意义。本研究提供了重要的支柱特性和可能的测量解决方案的详细概述,从破坏性失效分析到有前途的在线技术。此外,还将讨论各种重要支柱特性的解决方案的挑战和局限性。在对铜柱特性进行概述的基础上,本研究将重点研究铜柱侧壁损失及其粗糙度、铜柱侧切、铜柱周围绝缘子层粗糙度和底部临界尺寸(CD)的测量。由于柱的几何排列和相关的常规测量技术(如光学宽场显微镜)难以接近,因此很难表征侧壁参数和柱的凹边。将详细描述高分辨率共聚焦显微镜的应用,它使大多数描述参数的成功测量(除了凹边)成为可能。研究结果将在更小的柱(小至25 μm)的适用性和在线计量能力方面进行讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信