Optimization of voltage-controlled oscillator VCO using current-reuse technique

I. Ghorbel, F. Haddad, W. Rahajandraibe
{"title":"Optimization of voltage-controlled oscillator VCO using current-reuse technique","authors":"I. Ghorbel, F. Haddad, W. Rahajandraibe","doi":"10.1109/ICM.2014.7071844","DOIUrl":null,"url":null,"abstract":"Optimization of CMOS circuits is essential to reduce power consumption and improve phase noise performance. A novel method to optimize voltage-controlled oscillator VCO is proposed using a current reuse technique. In this paper, three VCO topology for 2.4 GHz application are designed in 0.13μm CMOS process and are simulated using Cadence Spectre. The improvement of the VCO topology is described and analyzed. The traditional current reuse with a tuning range of 14.8% is presented in the first topology. It consumes about 0.267mW from 1V supply voltage. For the second topology, NMOS cross-coupled pair is added to speed up the oscillation and stability .The tuning range and power consumption are 28% and 0.366 mW respectively. It has a high performance of phase noise @ 1MHz with -120 dBc/Hz. The current-reuse oscillator with source degeneration resistance is presented in the third topology. The total power consumption is 0.234mW under 1V supply voltage and the frequency tuning range is 21.8%.","PeriodicalId":107354,"journal":{"name":"2014 26th International Conference on Microelectronics (ICM)","volume":"110 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 26th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2014.7071844","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

Optimization of CMOS circuits is essential to reduce power consumption and improve phase noise performance. A novel method to optimize voltage-controlled oscillator VCO is proposed using a current reuse technique. In this paper, three VCO topology for 2.4 GHz application are designed in 0.13μm CMOS process and are simulated using Cadence Spectre. The improvement of the VCO topology is described and analyzed. The traditional current reuse with a tuning range of 14.8% is presented in the first topology. It consumes about 0.267mW from 1V supply voltage. For the second topology, NMOS cross-coupled pair is added to speed up the oscillation and stability .The tuning range and power consumption are 28% and 0.366 mW respectively. It has a high performance of phase noise @ 1MHz with -120 dBc/Hz. The current-reuse oscillator with source degeneration resistance is presented in the third topology. The total power consumption is 0.234mW under 1V supply voltage and the frequency tuning range is 21.8%.
利用电流复用技术优化压控振荡器压控振荡器
优化CMOS电路对于降低功耗和改善相位噪声性能至关重要。提出了一种利用电流复用技术优化压控振荡器压控振荡器的新方法。本文采用0.13μm CMOS工艺设计了3种用于2.4 GHz应用的压控振荡器拓扑结构,并利用Cadence Spectre进行了仿真。对压控振荡器拓扑结构的改进进行了描述和分析。第一种拓扑结构采用传统的电流复用方式,调优范围为14.8%。从1V供电电压消耗约0.267mW。对于第二种拓扑结构,增加了NMOS交叉耦合对以加速振荡和稳定性,调谐范围和功耗分别为28%和0.366 mW。它具有高性能的相位噪声@ 1MHz, -120 dBc/Hz。在第三种拓扑结构中提出了具有源退化电阻的电流复用振荡器。在1V供电电压下,总功耗为0.234mW,频率调谐范围为21.8%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信