A Fast Approach for Deep Neural Network Implementation on FPGA

M. Nobari, H. Jahanirad
{"title":"A Fast Approach for Deep Neural Network Implementation on FPGA","authors":"M. Nobari, H. Jahanirad","doi":"10.1109/ICEE52715.2021.9544450","DOIUrl":null,"url":null,"abstract":"Stochastic computing (SC) has received tremendous attentions for implementation of artificial neural networks (ANN). The hardware complexity of such an implementation is significantly reduced in comparison with conventional counterpart. One of major problems regarding the SC implementation of ANN is its slow convergence rate. Millions of clocks are required to generate a fairly accurate output by a single neuron. In this paper, a novel approach is developed in which the results of stochastic operations are determined after a specific clock cycle. The proper handshaking signaling are utilized among the interconnected neurons to interchange the necessary information. The proposed architecture is implemented on Virtex7 FPGA. The simulation results show a great improvement in accuracy along with significant speed up.","PeriodicalId":254932,"journal":{"name":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEE52715.2021.9544450","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Stochastic computing (SC) has received tremendous attentions for implementation of artificial neural networks (ANN). The hardware complexity of such an implementation is significantly reduced in comparison with conventional counterpart. One of major problems regarding the SC implementation of ANN is its slow convergence rate. Millions of clocks are required to generate a fairly accurate output by a single neuron. In this paper, a novel approach is developed in which the results of stochastic operations are determined after a specific clock cycle. The proper handshaking signaling are utilized among the interconnected neurons to interchange the necessary information. The proposed architecture is implemented on Virtex7 FPGA. The simulation results show a great improvement in accuracy along with significant speed up.
基于FPGA的深度神经网络快速实现方法
随机计算(SC)在人工神经网络(ANN)的实现中受到了广泛的关注。与传统实现相比,这种实现的硬件复杂性大大降低。人工神经网络的SC实现存在的主要问题之一是收敛速度慢。一个神经元产生相当精确的输出需要数百万个时钟。本文提出了一种新的方法,其中随机操作的结果在特定的时钟周期后确定。相互连接的神经元之间利用适当的握手信号来交换必要的信息。该架构在Virtex7 FPGA上实现。仿真结果表明,该方法在提高速度的同时,精度也有很大提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信