Digital RF processing techniques for SoC radios (invited)

R. Staszewski, K. Muhammad, D. Leipold
{"title":"Digital RF processing techniques for SoC radios (invited)","authors":"R. Staszewski, K. Muhammad, D. Leipold","doi":"10.1109/IWSOC.2005.54","DOIUrl":null,"url":null,"abstract":"In this paper, we describe key digital RF processing techniques behind the first single-chip Bluetooth and GSM/EDGE radios realized in 130-nm and 90-nm digital CMOS process technologies, respectively. The local oscillator, transmitter and receiver are architectured from the ground up to be compatible with digital deep-submicron CMOS processes and be readily integrated with a digital baseband and application processors. The conventional RF frequency synthesizer architecture, based on the voltage-controlled oscillator and the phase/frequency detector and charge-pump combination, has been replaced with a digitally-controlled oscillator and a time-to-digital converter, respectively. The transmitter employs a polar architecture with all-digital phase/frequency and amplitude modulation paths. The phase/frequency modulation is based on the direct wideband frequency modulation capability of an all-digital phase-locked loop. The amplitude modulation path directly is built on a digitally-controlled power amplifier. The receiver employs a discrete-time architecture in which the RF signal is directly sampled and processed using analog and digital signal processing techniques. The discrete-time filtering at each signal processing stage is followed by successive decimation, such that great selectivity is achieved right at the mixer level.","PeriodicalId":328550,"journal":{"name":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2005.54","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper, we describe key digital RF processing techniques behind the first single-chip Bluetooth and GSM/EDGE radios realized in 130-nm and 90-nm digital CMOS process technologies, respectively. The local oscillator, transmitter and receiver are architectured from the ground up to be compatible with digital deep-submicron CMOS processes and be readily integrated with a digital baseband and application processors. The conventional RF frequency synthesizer architecture, based on the voltage-controlled oscillator and the phase/frequency detector and charge-pump combination, has been replaced with a digitally-controlled oscillator and a time-to-digital converter, respectively. The transmitter employs a polar architecture with all-digital phase/frequency and amplitude modulation paths. The phase/frequency modulation is based on the direct wideband frequency modulation capability of an all-digital phase-locked loop. The amplitude modulation path directly is built on a digitally-controlled power amplifier. The receiver employs a discrete-time architecture in which the RF signal is directly sampled and processed using analog and digital signal processing techniques. The discrete-time filtering at each signal processing stage is followed by successive decimation, such that great selectivity is achieved right at the mixer level.
用于 SoC 无线电的数字 RF 处理技术(特邀)
在本文中,我们介绍了分别以 130 纳米和 90 纳米数字 CMOS 工艺技术实现的首款单芯片蓝牙和 GSM/EDGE 无线电设备背后的关键数字 RF 处理技术。本地振荡器、发射器和接收器的架构从一开始就与数字深亚微米 CMOS 工艺兼容,并可随时与数字基带和应用处理器集成。传统的射频频率合成器架构基于压控振荡器、相位/频率检测器和电荷泵组合,现在已分别被数字控制振荡器和时间数字转换器所取代。发射机采用极性结构,具有全数字相位/频率和振幅调制路径。相位/频率调制基于全数字锁相环的直接宽带频率调制能力。振幅调制路径直接建立在数字控制功率放大器上。接收器采用离散时间架构,利用模拟和数字信号处理技术直接对射频信号进行采样和处理。在每个信号处理阶段进行离散时间滤波后,再进行连续抽取,这样就能在混频器级实现极高的选择性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信