A novel technique of leakage power reduction in 9T SRAM design in FinFET technology

Nidhi Sharma, Uday Panwar, Virendra Singh
{"title":"A novel technique of leakage power reduction in 9T SRAM design in FinFET technology","authors":"Nidhi Sharma, Uday Panwar, Virendra Singh","doi":"10.1109/CONFLUENCE.2016.7508217","DOIUrl":null,"url":null,"abstract":"Power consumption has become hurdle for recent IC design as technology scale down below 45nm. Aggressive nanoscaling of MOS transistor in process technology has advanced in chip density, but to achieve high performance and lower power consumption by continues scaling results in shorter channel effect and Lowering of Drain Induced Barrier Lowering (DIBL). To overcome from this situation double gate device like FinFET is used which has excellent control over the thin silicon fins with two electrically coupled gate, which mitigate shorter channel effect and exponentially reduces the leakage current. In this research paper we have utilize the property of FinFET technology in SRAM circuit design to lower power consumption. Proposed circuit shows maximum saving of dynamic power up to 76.57% in 4T, maximum leakage power saving up to 53.21% in 6T at 25°C and 45.13% at 110°C. All simulation is performed using HSPICE simulator by using Berkley Productive Technology model (BPTM) at 32nm.","PeriodicalId":299044,"journal":{"name":"2016 6th International Conference - Cloud System and Big Data Engineering (Confluence)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 6th International Conference - Cloud System and Big Data Engineering (Confluence)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONFLUENCE.2016.7508217","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Power consumption has become hurdle for recent IC design as technology scale down below 45nm. Aggressive nanoscaling of MOS transistor in process technology has advanced in chip density, but to achieve high performance and lower power consumption by continues scaling results in shorter channel effect and Lowering of Drain Induced Barrier Lowering (DIBL). To overcome from this situation double gate device like FinFET is used which has excellent control over the thin silicon fins with two electrically coupled gate, which mitigate shorter channel effect and exponentially reduces the leakage current. In this research paper we have utilize the property of FinFET technology in SRAM circuit design to lower power consumption. Proposed circuit shows maximum saving of dynamic power up to 76.57% in 4T, maximum leakage power saving up to 53.21% in 6T at 25°C and 45.13% at 110°C. All simulation is performed using HSPICE simulator by using Berkley Productive Technology model (BPTM) at 32nm.
基于FinFET技术的9T SRAM漏功率降低新技术
随着技术规模缩小到45纳米以下,功耗已成为最近IC设计的障碍。在工艺技术上,MOS晶体管的积极纳米化在芯片密度上取得了进步,但为了实现高性能和低功耗,继续纳米化会导致沟道效应缩短和漏极诱导势垒降低(DIBL)降低。为了克服这种情况,使用了双栅极器件,如FinFET,它对具有两个电耦合栅极的薄硅鳍具有出色的控制,从而减轻了较短的沟道效应,并成倍地降低了泄漏电流。在本研究中,我们利用FinFET技术在SRAM电路设计中的特性来降低功耗。该电路在25°C和110°C下,4T动态功率最大节省76.57%,6T泄漏功率最大节省53.21%,4T动态功率最大节省45.13%。所有模拟均使用HSPICE模拟器,采用32nm的伯克利生产技术模型(BPTM)进行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信