{"title":"A new Tree-based coarse-grained FPGA architecture","authors":"Umer Farooq, H. Parvez, Z. Marrakchi, H. Mehrez","doi":"10.1109/RME.2009.5201347","DOIUrl":null,"url":null,"abstract":"In this paper, we present a new multilevel hierarchical (Tree-based) coarse-grained FPGA architecture. This architecture comprises two unidirectional interconnects, a downward interconnect and an upward interconnect. The proposed architecture can support various kinds of coarse-grained blocks. These coarse-grained blocks are defined using an architecture description file. A new software flow has been developed to evaluate the proposed architecture. New tools are developed to support this software flow and they have resulted in the successful placement and routing of different DSP benchmarks on the proposed architecture. A comparison of coarse-grained Treebased and fine-grained Tree-based architectures is performed. This comparison reveals an average area gain of 41% for coarsegrained Tree-based architecture over fine-grained Tree-based architecture. Similarly a comparison of Tree-based and Meshbased coarse-grained architectures shows an average area saving of 60% for Tree-based coarse-grained architectures over Meshbased coarse-grained architectures.","PeriodicalId":245992,"journal":{"name":"2009 Ph.D. Research in Microelectronics and Electronics","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Ph.D. Research in Microelectronics and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2009.5201347","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper, we present a new multilevel hierarchical (Tree-based) coarse-grained FPGA architecture. This architecture comprises two unidirectional interconnects, a downward interconnect and an upward interconnect. The proposed architecture can support various kinds of coarse-grained blocks. These coarse-grained blocks are defined using an architecture description file. A new software flow has been developed to evaluate the proposed architecture. New tools are developed to support this software flow and they have resulted in the successful placement and routing of different DSP benchmarks on the proposed architecture. A comparison of coarse-grained Treebased and fine-grained Tree-based architectures is performed. This comparison reveals an average area gain of 41% for coarsegrained Tree-based architecture over fine-grained Tree-based architecture. Similarly a comparison of Tree-based and Meshbased coarse-grained architectures shows an average area saving of 60% for Tree-based coarse-grained architectures over Meshbased coarse-grained architectures.