Programmable Clock Delay for Hysteresis Adjustment in Dynamic Comparators

Leïla Khanfir, Jaouhar Mouine
{"title":"Programmable Clock Delay for Hysteresis Adjustment in Dynamic Comparators","authors":"Leïla Khanfir, Jaouhar Mouine","doi":"10.1109/ICM.2018.8704067","DOIUrl":null,"url":null,"abstract":"The comparator hysteresis adjustment has allowed emerging new application fields including peak detectors and spectrum analyzers. However, hysteresis programming techniques has been mainly developed for static comparators. Hence, when high speed operation and reduced silicon area are desired, such techniques should also be developed for dynamic comparators. This paper presents a new hysteresis programming technique in dynamic comparators based on the digital programming of the clock delay. For this purpose and to ensure optimal circuit performance, a new delay circuit has been designed. To validate the design, a dynamic comparator with 4-bit hysteresis programming has been implemented and simulated using a commercially available 0.18μm CMOS process. The comparator hysteresis is then adjusted form 200μV to 17mV. The whole circuit consumes 1.1pJ at 500MHz while consuming less than 65μW of static power.","PeriodicalId":305356,"journal":{"name":"2018 30th International Conference on Microelectronics (ICM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 30th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2018.8704067","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The comparator hysteresis adjustment has allowed emerging new application fields including peak detectors and spectrum analyzers. However, hysteresis programming techniques has been mainly developed for static comparators. Hence, when high speed operation and reduced silicon area are desired, such techniques should also be developed for dynamic comparators. This paper presents a new hysteresis programming technique in dynamic comparators based on the digital programming of the clock delay. For this purpose and to ensure optimal circuit performance, a new delay circuit has been designed. To validate the design, a dynamic comparator with 4-bit hysteresis programming has been implemented and simulated using a commercially available 0.18μm CMOS process. The comparator hysteresis is then adjusted form 200μV to 17mV. The whole circuit consumes 1.1pJ at 500MHz while consuming less than 65μW of static power.
动态比较器中迟滞调整的可编程时钟延迟
比较器的迟滞调整允许出现新的应用领域,包括峰检测器和频谱分析仪。然而,滞后编程技术主要是为静态比较器开发的。因此,当需要高速操作和减少硅面积时,也应该为动态比较器开发这种技术。提出了一种基于时钟延迟数字编程的动态比较器迟滞规划技术。为此,为了保证电路的最佳性能,设计了一种新的延时电路。为了验证该设计,采用市售的0.18μm CMOS工艺实现了一个具有4位迟滞编程的动态比较器,并进行了仿真。比较器的滞后量从200μV调节到17mV。整个电路在500MHz时功耗为1.1pJ,静态功耗小于65μW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信