Systems-on-chip: Use of test data compression technique for reducing test time

Julien Dalmasso, M. Flottes, B. Rouzeyre
{"title":"Systems-on-chip: Use of test data compression technique for reducing test time","authors":"Julien Dalmasso, M. Flottes, B. Rouzeyre","doi":"10.1109/RME.2007.4401819","DOIUrl":null,"url":null,"abstract":"During the production phase of microelectronics systems, one of the fundamental steps is to check if the system works fine. This step is called the test of integrated circuits. Furthermore, cost reduction of these tests has become a major axe of research in microelectronics. Several techniques allow reducing these costs, whether by reducing the test data volume (vertical compression) whether by reducing the need in Automatic Test Equipment to send the test data to the Circuit Under Test (horizontal compression). This is called Test Data Compression. But most of these techniques can only be applied to single cores. Yet actual systems-on-chip are now composed of numerous cores. This paper first presents a new horizontal compression method that is perfectly applicable in the multiple-cores systems framework. Then, two applications of this method to systems (1/bus-based and 2/Network-on-Chip-based systems) are presented. Compression allows here an increase in test parallelism and thus a decrease in test time of the whole system.","PeriodicalId":118230,"journal":{"name":"2007 Ph.D Research in Microelectronics and Electronics Conference","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-07-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Ph.D Research in Microelectronics and Electronics Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2007.4401819","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

During the production phase of microelectronics systems, one of the fundamental steps is to check if the system works fine. This step is called the test of integrated circuits. Furthermore, cost reduction of these tests has become a major axe of research in microelectronics. Several techniques allow reducing these costs, whether by reducing the test data volume (vertical compression) whether by reducing the need in Automatic Test Equipment to send the test data to the Circuit Under Test (horizontal compression). This is called Test Data Compression. But most of these techniques can only be applied to single cores. Yet actual systems-on-chip are now composed of numerous cores. This paper first presents a new horizontal compression method that is perfectly applicable in the multiple-cores systems framework. Then, two applications of this method to systems (1/bus-based and 2/Network-on-Chip-based systems) are presented. Compression allows here an increase in test parallelism and thus a decrease in test time of the whole system.
片上系统:使用测试数据压缩技术来减少测试时间
在微电子系统的生产阶段,一个基本步骤是检查系统是否工作良好。这一步叫做集成电路测试。此外,降低这些测试的成本已成为微电子学研究的主要目标。有几种技术可以降低这些成本,无论是通过减少测试数据量(垂直压缩)还是通过减少自动测试设备将测试数据发送到被测电路(水平压缩)的需要。这被称为测试数据压缩。但这些技术大多只能应用于单核。然而,现在实际的片上系统是由许多核心组成的。本文首先提出了一种完全适用于多核系统框架的水平压缩方法。然后介绍了该方法在基于1/总线和基于2/片上网络的系统中的两种应用。压缩允许在这里增加测试并行性,从而减少整个系统的测试时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信