Test structures for CMOS RF reliability assessment

L. Heiß, Andreas Lachmann, R. Schwab, G. Panagopoulos, Peter Baumgartner, Mamatha Yakkegondi Virupakshappaa, D. Schmitt-Landsiedel
{"title":"Test structures for CMOS RF reliability assessment","authors":"L. Heiß, Andreas Lachmann, R. Schwab, G. Panagopoulos, Peter Baumgartner, Mamatha Yakkegondi Virupakshappaa, D. Schmitt-Landsiedel","doi":"10.1109/ICMTS.2016.7476178","DOIUrl":null,"url":null,"abstract":"This work presents an improved methodology for CMOS RF reliability assessment with on-chip AC stress circuits. Compared to previous work high frequency stress signals are not only generated on-chip, but are also monitored by an on-chip oscilloscope (OCO). Experimental data from a HKMG technology highlight that without the OCO, existing test structures often lead to misinterpreted results under AC and RF stress.","PeriodicalId":344487,"journal":{"name":"2016 International Conference on Microelectronic Test Structures (ICMTS)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Microelectronic Test Structures (ICMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2016.7476178","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This work presents an improved methodology for CMOS RF reliability assessment with on-chip AC stress circuits. Compared to previous work high frequency stress signals are not only generated on-chip, but are also monitored by an on-chip oscilloscope (OCO). Experimental data from a HKMG technology highlight that without the OCO, existing test structures often lead to misinterpreted results under AC and RF stress.
CMOS射频可靠性评估的测试结构
这项工作提出了一种改进的CMOS射频可靠性评估方法与片上交流应力电路。与以往的工作相比,高频应力信号不仅可以在片上产生,而且可以通过片上示波器(OCO)进行监测。来自HKMG技术的实验数据强调,如果没有OCO,现有的测试结构在交流和射频应力下往往会导致错误的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信