A 72.6 dB SNDR 14b 100 MSPS Ring Amplifier Based Pipelined SAR ADC with Dynamic Deadzone Control in 16 nm CMOS

M. Kinyua, E. Soenen
{"title":"A 72.6 dB SNDR 14b 100 MSPS Ring Amplifier Based Pipelined SAR ADC with Dynamic Deadzone Control in 16 nm CMOS","authors":"M. Kinyua, E. Soenen","doi":"10.1109/CICC48029.2020.9075921","DOIUrl":null,"url":null,"abstract":"Ring amplifiers have emerged as scaling friendly amplification alternatives to conventional OTA-based switched capacitor residue amplifiers. To address potential instability in feedback as the supply voltage is shrunk in deep nanoscale CMOS, we merge a dynamic deadzone control circuit into the second stage inverter structure of a three stage amplifier, enhancing stability and enabling operation at ultra-low supply voltage of 0.75 V, thereby significantly reducing power consumption. A technique to enable the amplifier to perform both coarse estimation and fine settling is also disclosed. A 14 bit 100 MSPS pipelined SAR ADC prototype in 16nm consumes 2.5 mW and achieves measured SNDR and SFDR of 72.6 dB and 86.5 dB respectively, close to Nyquist input frequency, yielding a SNDR based FOM of 175.6 dB without calibration.","PeriodicalId":409525,"journal":{"name":"2020 IEEE Custom Integrated Circuits Conference (CICC)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Custom Integrated Circuits Conference (CICC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC48029.2020.9075921","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Ring amplifiers have emerged as scaling friendly amplification alternatives to conventional OTA-based switched capacitor residue amplifiers. To address potential instability in feedback as the supply voltage is shrunk in deep nanoscale CMOS, we merge a dynamic deadzone control circuit into the second stage inverter structure of a three stage amplifier, enhancing stability and enabling operation at ultra-low supply voltage of 0.75 V, thereby significantly reducing power consumption. A technique to enable the amplifier to perform both coarse estimation and fine settling is also disclosed. A 14 bit 100 MSPS pipelined SAR ADC prototype in 16nm consumes 2.5 mW and achieves measured SNDR and SFDR of 72.6 dB and 86.5 dB respectively, close to Nyquist input frequency, yielding a SNDR based FOM of 175.6 dB without calibration.
基于16nm CMOS动态死区控制的72.6 dB SNDR 14b 100 MSPS环形放大器的流水线SAR ADC
环形放大器已经成为传统的基于ota的开关电容残留物放大器的缩放友好放大替代品。为了解决在深度纳米级CMOS中由于电源电压缩小而可能出现的反馈不稳定问题,我们将动态死区控制电路合并到三级放大器的二级逆变器结构中,提高了稳定性,并使其能够在0.75 V的超低电源电压下运行,从而显着降低了功耗。还公开了一种使所述放大器既能进行粗估计又能进行精细沉降的技术。一个16纳米的14位100 MSPS流水线SAR ADC原型消耗2.5 mW,测量的SNDR和SFDR分别为72.6 dB和86.5 dB,接近Nyquist输入频率,在没有校准的情况下,基于SNDR的FOM为175.6 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信