Configurable hardware implementation of a pipelined DNLMS adaptive filter

R. Lee, Mohammed A. S. Khalid, E. Abdel-Raheem
{"title":"Configurable hardware implementation of a pipelined DNLMS adaptive filter","authors":"R. Lee, Mohammed A. S. Khalid, E. Abdel-Raheem","doi":"10.1109/ICM.2014.7071793","DOIUrl":null,"url":null,"abstract":"The delayed normalized least-mean-square (DNLMS) adaptive filtering algorithm is suitable for implementing pipelined architectures. Though previous literature has provided such architectures for DNLMS adaptive filters, none have given a detailed implementation. This paper presents the configurable hardware implementation of a pipelined, modular, low-latency, portable DNLMS adaptive filter which is tested for echo cancellation. The design is implemented onto the Altera Stratix FPGA and has a maximum operating frequency of 32.27 MHz. The design methodology consists of architectural derivation, fixed-point and RTL simulations, physical synthesis, and real-time hardware.","PeriodicalId":107354,"journal":{"name":"2014 26th International Conference on Microelectronics (ICM)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 26th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2014.7071793","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The delayed normalized least-mean-square (DNLMS) adaptive filtering algorithm is suitable for implementing pipelined architectures. Though previous literature has provided such architectures for DNLMS adaptive filters, none have given a detailed implementation. This paper presents the configurable hardware implementation of a pipelined, modular, low-latency, portable DNLMS adaptive filter which is tested for echo cancellation. The design is implemented onto the Altera Stratix FPGA and has a maximum operating frequency of 32.27 MHz. The design methodology consists of architectural derivation, fixed-point and RTL simulations, physical synthesis, and real-time hardware.
流水线DNLMS自适应滤波器的可配置硬件实现
延迟归一化最小均方(DNLMS)自适应滤波算法适用于实现流水线架构。虽然以前的文献已经为DNLMS自适应滤波器提供了这样的架构,但没有一个给出详细的实现。本文提出了一种流水线、模块化、低延迟、便携式DNLMS自适应滤波器的可配置硬件实现,并对其进行了回波消除测试。该设计在Altera Stratix FPGA上实现,最大工作频率为32.27 MHz。设计方法包括体系结构推导、定点和RTL模拟、物理综合和实时硬件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信