Design and Analysis of Compact QCA Based 4-Bit Serial-Parallel Multiplier

B. S. Premananda, U. Bhargav, K. Vineeth
{"title":"Design and Analysis of Compact QCA Based 4-Bit Serial-Parallel Multiplier","authors":"B. S. Premananda, U. Bhargav, K. Vineeth","doi":"10.1109/ICEECCOT43722.2018.9001619","DOIUrl":null,"url":null,"abstract":"The Quantum-dot Cellular Automata (QCA) is an up-coming nanotechnology with great prospect to provide compact circuits with low energy compared to CMOS technology. The increasing demand for efficient signal processors necessitates the design of adders and multipliers which are compact and consumes less power. Serial adders are area efficient architectures that can compute n-bit addition with a single adder but takes more time compared to n-bit parallel adders. Serial-parallel multipliers have regular and scalable structures when compared to multipliers that implement more complex multiplication algorithms. This paper proposes an energy and area efficient, 4-bit QCA based serial-parallel multiplier circuit. First QCA based serial adder is designed and then a 2-bit serial-parallel multiplier is realized. This multiplier is scaled-up to form 4-bit serial-parallel multiplier. Design, analysis and simulation of the QCA circuits are performed using QCADesigner- E. Designed circuits are evaluated based on cell count, total area and energy dissipation. It can be inferred from the simulation results that the proposed 4-bit serial-parallel multiplier reduces the cell count, area and energy dissipation compared to reference architectures.","PeriodicalId":254272,"journal":{"name":"2018 International Conference on Electrical, Electronics, Communication, Computer, and Optimization Techniques (ICEECCOT)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Electrical, Electronics, Communication, Computer, and Optimization Techniques (ICEECCOT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEECCOT43722.2018.9001619","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

The Quantum-dot Cellular Automata (QCA) is an up-coming nanotechnology with great prospect to provide compact circuits with low energy compared to CMOS technology. The increasing demand for efficient signal processors necessitates the design of adders and multipliers which are compact and consumes less power. Serial adders are area efficient architectures that can compute n-bit addition with a single adder but takes more time compared to n-bit parallel adders. Serial-parallel multipliers have regular and scalable structures when compared to multipliers that implement more complex multiplication algorithms. This paper proposes an energy and area efficient, 4-bit QCA based serial-parallel multiplier circuit. First QCA based serial adder is designed and then a 2-bit serial-parallel multiplier is realized. This multiplier is scaled-up to form 4-bit serial-parallel multiplier. Design, analysis and simulation of the QCA circuits are performed using QCADesigner- E. Designed circuits are evaluated based on cell count, total area and energy dissipation. It can be inferred from the simulation results that the proposed 4-bit serial-parallel multiplier reduces the cell count, area and energy dissipation compared to reference architectures.
基于QCA的4位串并乘法器的设计与分析
量子点元胞自动机(Quantum-dot Cellular Automata, QCA)是一种新兴的纳米技术,与CMOS技术相比,具有提供紧凑、低功耗电路的巨大前景。对高效信号处理器日益增长的需求要求设计体积小、功耗低的加法器和乘法器。串行加法器是面积高效的架构,可以用单个加法器计算n位加法,但与n位并行加法器相比需要更多的时间。与实现更复杂乘法算法的乘法器相比,串行并行乘法器具有规则和可伸缩的结构。提出了一种高效节能的4位QCA串并乘法器电路。首先设计了基于QCA的串行加法器,然后实现了一个2位串并乘法器。该乘法器按比例放大,形成4位串并联乘法器。利用qcaddesigner - e对QCA电路进行了设计、分析和仿真,并根据单元数、总面积和能耗对设计电路进行了评估。从仿真结果可以推断,与参考架构相比,所提出的4位串并联乘法器减少了单元数、面积和能量消耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信