Macromodel established by simulations for the analog regime of the avalanche gate-controlled diode

A. Rusu, C. Ravariu, A. Rusu, D. Dobrescu, D. Cozma
{"title":"Macromodel established by simulations for the analog regime of the avalanche gate-controlled diode","authors":"A. Rusu, C. Ravariu, A. Rusu, D. Dobrescu, D. Cozma","doi":"10.1109/SMICND.2010.5650552","DOIUrl":null,"url":null,"abstract":"This paper presents the simulation results of the gate-controlled diode, working in the analog regime. The aim of the paper is to find the device macromodel that provides an optimum linearity of the junction voltage versus the gate voltage, at a given current. The lateral pn junction is simulated in the breakdown regime and the gate voltage biases the MOS capacitor in deep depletion. Finally, linearity under 1% was accomplished, being in agreement with the theory. An equivalent circuit was developed according to these simulations in order to be implemented in Spice like programs.","PeriodicalId":377326,"journal":{"name":"CAS 2010 Proceedings (International Semiconductor Conference)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"CAS 2010 Proceedings (International Semiconductor Conference)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMICND.2010.5650552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents the simulation results of the gate-controlled diode, working in the analog regime. The aim of the paper is to find the device macromodel that provides an optimum linearity of the junction voltage versus the gate voltage, at a given current. The lateral pn junction is simulated in the breakdown regime and the gate voltage biases the MOS capacitor in deep depletion. Finally, linearity under 1% was accomplished, being in agreement with the theory. An equivalent circuit was developed according to these simulations in order to be implemented in Spice like programs.
通过仿真建立了雪崩门控二极管模拟状态的宏观模型
本文给出了在模拟状态下工作的门控二极管的仿真结果。本文的目的是找到在给定电流下提供结电压对栅电压的最佳线性度的器件宏模型。横向pn结在击穿状态下被模拟,栅极电压使MOS电容在深耗尽状态下偏置。最后,完成了1%以下的线性,与理论一致。根据这些模拟开发了一个等效电路,以便在Spice类程序中实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信