A new soft-error phenomenon in ULSI SRAMs-inverted dependence of soft-error rate on cycle time

S. Murakami, T. Wada, M. Eino, M. Ukita, Y. Nishimura, K. Anami
{"title":"A new soft-error phenomenon in ULSI SRAMs-inverted dependence of soft-error rate on cycle time","authors":"S. Murakami, T. Wada, M. Eino, M. Ukita, Y. Nishimura, K. Anami","doi":"10.1109/VLSIC.1990.111103","DOIUrl":null,"url":null,"abstract":"The inverted dependence of the soft-error rate (SER) on the cycle time in static RAMs with high resistive load cells is described. The inverted dependence is observed in the SRAM with a PMOS bit-line load. At a cycle time of 100 ns, the SER is reduced by 1.5 orders of magnitude, compared with that of the SRAM with NMOS bit-line load. The mechanism is explained with reference to the time constant of the potential drop of the high storage node in the selected cell. It is concluded that the PMOS bit-line load is an effective method for improving the SER when the subthreshold current through the driver transistor is reduced. This technique shows potential for ULSI SRAMs beyond 4 Mb","PeriodicalId":239990,"journal":{"name":"Digest of Technical Papers., 1990 Symposium on VLSI Circuits","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-06-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Technical Papers., 1990 Symposium on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1990.111103","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The inverted dependence of the soft-error rate (SER) on the cycle time in static RAMs with high resistive load cells is described. The inverted dependence is observed in the SRAM with a PMOS bit-line load. At a cycle time of 100 ns, the SER is reduced by 1.5 orders of magnitude, compared with that of the SRAM with NMOS bit-line load. The mechanism is explained with reference to the time constant of the potential drop of the high storage node in the selected cell. It is concluded that the PMOS bit-line load is an effective method for improving the SER when the subthreshold current through the driver transistor is reduced. This technique shows potential for ULSI SRAMs beyond 4 Mb
ULSI sram中一种新的软错误现象——软错误率与周期时间的反向依赖
描述了具有高电阻称重传感器的静态ram的软误差率(SER)与周期时间的反向依赖关系。在具有PMOS位线负载的SRAM中观察到反向依赖。在100 ns的周期时间内,与具有NMOS位线负载的SRAM相比,SER降低了1.5个数量级。参考所选电池中高存储节点电位下降的时间常数来解释其机理。结果表明,当通过驱动晶体管的亚阈值电流减小时,PMOS位线负载是提高SER的有效方法。这项技术显示了超过4 Mb的ULSI ram的潜力
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信