Application and performance of FPGA using partial reconfiguration with Xilinx PlanAhead

Ipseeta Nanda, N. Adhikari
{"title":"Application and performance of FPGA using partial reconfiguration with Xilinx PlanAhead","authors":"Ipseeta Nanda, N. Adhikari","doi":"10.1109/ITEC-INDIA.2017.8333891","DOIUrl":null,"url":null,"abstract":"Dynamic Partial Reconfiguration (DPR) of Field Programmable Gate Array (FPGA) offers the members of benefit across multiple industries. Partial Reconfiguration (PR) has been supported by Xilinx for many generation of devices. Hardware portion of the device function is dynamically modified by partial reconfiguration technique by downloading full and partial bitstreams. In this paper some specific regions are reconfigured of the FPGA with new functions during run time while remaining areas become static during this time. Xilinx PlanAhead provides graphical environment for PR which reduces the board space, changes the design in the field and also provides low power consumption.","PeriodicalId":312418,"journal":{"name":"2017 IEEE Transportation Electrification Conference (ITEC-India)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE Transportation Electrification Conference (ITEC-India)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITEC-INDIA.2017.8333891","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Dynamic Partial Reconfiguration (DPR) of Field Programmable Gate Array (FPGA) offers the members of benefit across multiple industries. Partial Reconfiguration (PR) has been supported by Xilinx for many generation of devices. Hardware portion of the device function is dynamically modified by partial reconfiguration technique by downloading full and partial bitstreams. In this paper some specific regions are reconfigured of the FPGA with new functions during run time while remaining areas become static during this time. Xilinx PlanAhead provides graphical environment for PR which reduces the board space, changes the design in the field and also provides low power consumption.
Xilinx PlanAhead部分重构FPGA的应用与性能研究
现场可编程门阵列(FPGA)的动态部分重构(DPR)为多个行业的成员提供了好处。对于许多代设备,Xilinx都支持部分重新配置(PR)。通过下载完整和部分比特流,采用部分重构技术对设备功能的硬件部分进行动态修改。在本文中,FPGA的一些特定区域在运行期间被重新配置为新的功能,而其余区域在此期间保持静态。Xilinx PlanAhead为PR提供图形化环境,减少了电路板空间,改变了现场设计,还提供了低功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信