A scaling of cell area with perpendicular STT-MRAM cells as an embedded memory

C. Tanaka, K. Abe, H. Noguchi, K. Nomura, K. Ikegami, S. Fujita
{"title":"A scaling of cell area with perpendicular STT-MRAM cells as an embedded memory","authors":"C. Tanaka, K. Abe, H. Noguchi, K. Nomura, K. Ikegami, S. Fujita","doi":"10.1109/NVMTS.2014.7060865","DOIUrl":null,"url":null,"abstract":"This paper describes a scaling of MRAM cell area with advanced high performance CMOS technology. The cell area scalability for the cache memory considering MTJ resistivity, switching current, and drive current of access transistor are demonstrated. We consider the layout that the gate pitches are pinned at 3F to 4F. In order to minimize MRAM cell area, it indicates that MTJ resistivity and switching current are the most important factor. Novel scalability of memory cell size with CMOS technology node can be performed with advanced MTJ technology.","PeriodicalId":275170,"journal":{"name":"2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS)","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NVMTS.2014.7060865","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describes a scaling of MRAM cell area with advanced high performance CMOS technology. The cell area scalability for the cache memory considering MTJ resistivity, switching current, and drive current of access transistor are demonstrated. We consider the layout that the gate pitches are pinned at 3F to 4F. In order to minimize MRAM cell area, it indicates that MTJ resistivity and switching current are the most important factor. Novel scalability of memory cell size with CMOS technology node can be performed with advanced MTJ technology.
用垂直的STT-MRAM单元作为内嵌存储器来缩放单元面积
本文介绍了一种利用先进的高性能CMOS技术对MRAM单元面积进行缩放的方法。讨论了考虑MTJ电阻率、开关电流和接入晶体管驱动电流的缓存存储器单元面积可扩展性。我们考虑栅极间距固定在3F到4F的布局。为了使MRAM单元面积最小,表明MTJ电阻率和开关电流是最重要的因素。采用先进的MTJ技术,可以实现基于CMOS技术节点的存储单元尺寸的新颖可扩展性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信