V. Hahanov, M. Liubarskyi, W. Gharibi, S. Chumachenko, E. Litvinova, I. Hahanov
{"title":"Test Synthesis for Logical X-functions","authors":"V. Hahanov, M. Liubarskyi, W. Gharibi, S. Chumachenko, E. Litvinova, I. Hahanov","doi":"10.1109/EWDTS.2018.8524863","DOIUrl":null,"url":null,"abstract":"A class of logical X-functions (xor, not-xor) and their qubit models is introduced, that are technologically feasible for test, diagnosis, and fault simulation of SoC components. Qubit models and methods for modeling and simulation of digital devices and components are proposed. Parallel methods for logic function minimization, SoC fault diagnosis, and coverage problem solving via unitary coding of qubit data structures are offered. The architecture of services for design, test and verification of digital devices based on qubit models of logical primitives is described. A service for fault-free circuits simulation based on the qubit coverage of functional primitives is given. The models, cubit data structures and methods are focused and simulated on the classical computers by leveraging unitary coding binary states.","PeriodicalId":127240,"journal":{"name":"2018 IEEE East-West Design & Test Symposium (EWDTS)","volume":"62 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE East-West Design & Test Symposium (EWDTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EWDTS.2018.8524863","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A class of logical X-functions (xor, not-xor) and their qubit models is introduced, that are technologically feasible for test, diagnosis, and fault simulation of SoC components. Qubit models and methods for modeling and simulation of digital devices and components are proposed. Parallel methods for logic function minimization, SoC fault diagnosis, and coverage problem solving via unitary coding of qubit data structures are offered. The architecture of services for design, test and verification of digital devices based on qubit models of logical primitives is described. A service for fault-free circuits simulation based on the qubit coverage of functional primitives is given. The models, cubit data structures and methods are focused and simulated on the classical computers by leveraging unitary coding binary states.