Evaluation of testability of digital circuits by fault injection technique

C. Evangeline, N. M. Sivamangai
{"title":"Evaluation of testability of digital circuits by fault injection technique","authors":"C. Evangeline, N. M. Sivamangai","doi":"10.1109/ECS.2015.7125048","DOIUrl":null,"url":null,"abstract":"Testing simple circuits or digital blocks can be actually done easily but testing a complex circuits before it is implemented is a challenge. To accomplish such testing, this paper presents a fault injection technique using package to inject transient and permanent fault at the VHDL level description of both combinational and sequential digital circuits to verify the testability of the circuits using online and offline testing. Injection of permanent fault and transient fault are done in the digital circuits such as 4 bit adder, 4 bit counter, two benchmark circuits C17 and S27 and their testabilities are evaluated. Fault coverage for permanent fault and transient fault is found to be 95% and 100% respectively.","PeriodicalId":202856,"journal":{"name":"2015 2nd International Conference on Electronics and Communication Systems (ICECS)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 2nd International Conference on Electronics and Communication Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECS.2015.7125048","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Testing simple circuits or digital blocks can be actually done easily but testing a complex circuits before it is implemented is a challenge. To accomplish such testing, this paper presents a fault injection technique using package to inject transient and permanent fault at the VHDL level description of both combinational and sequential digital circuits to verify the testability of the circuits using online and offline testing. Injection of permanent fault and transient fault are done in the digital circuits such as 4 bit adder, 4 bit counter, two benchmark circuits C17 and S27 and their testabilities are evaluated. Fault coverage for permanent fault and transient fault is found to be 95% and 100% respectively.
用故障注入技术评价数字电路的可测试性
测试简单的电路或数字块实际上可以很容易地完成,但在实现之前测试复杂的电路是一个挑战。为了完成这种测试,本文提出了一种故障注入技术,使用封装在组合和顺序数字电路的VHDL级描述中注入瞬态和永久故障,通过在线和离线测试验证电路的可测试性。在4位加法器、4位计数器等数字电路以及C17和S27两个基准电路中进行了永久故障和暂态故障的注入,并对其可测试性进行了评估。永久故障和暂态故障的故障覆盖率分别为95%和100%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信