A timestamping method using reduced cost ADC hardware

T. Lyons
{"title":"A timestamping method using reduced cost ADC hardware","authors":"T. Lyons","doi":"10.1109/TEST.2009.5355736","DOIUrl":null,"url":null,"abstract":"For many semiconductor devices, time stability and relative time location of electrical events is critical; clocks need to strobe data when the data is valid. This fundamental performance is indicative of both the general quality of manufacture and the suitability of a particular device. Parametric measures might include duty cycle variation, peak-to-peak jitter, RMS jitter and minimum pulse width. As increasingly complex timing generation circuits are implemented with mixed analog and digital technology, more sophisticated testing requires a time sense between events (e.g. cycle-to-cycle jitter, period jitter and deterministic jitter.)","PeriodicalId":419063,"journal":{"name":"2009 International Test Conference","volume":"74 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2009.5355736","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

For many semiconductor devices, time stability and relative time location of electrical events is critical; clocks need to strobe data when the data is valid. This fundamental performance is indicative of both the general quality of manufacture and the suitability of a particular device. Parametric measures might include duty cycle variation, peak-to-peak jitter, RMS jitter and minimum pulse width. As increasingly complex timing generation circuits are implemented with mixed analog and digital technology, more sophisticated testing requires a time sense between events (e.g. cycle-to-cycle jitter, period jitter and deterministic jitter.)
时间戳方法使用降低成本的ADC硬件
对于许多半导体器件,时间稳定性和电事件的相对时间位置是至关重要的;时钟需要在数据有效时对数据进行频闪。这一基本性能表明了制造的一般质量和特定设备的适用性。参数测量可能包括占空比变化、峰对峰抖动、有效值抖动和最小脉冲宽度。随着越来越复杂的时序生成电路采用混合模拟和数字技术实现,更复杂的测试需要事件之间的时间感(例如周期到周期抖动,周期抖动和确定性抖动)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信