{"title":"A reduced area 1 GSPS FFT design using MRMDF architecture for UWB communication","authors":"T. Chakraborty, S. Chakrabarti","doi":"10.1109/APCCAS.2008.4746223","DOIUrl":null,"url":null,"abstract":"In this paper we present a novel technique to reduce silicon area of 128 point, 1 GSPS FFT architecture called as Mixed Radix Multi-path Delay Feedback (MRMDF) architecture proposed in. The architecture has been targeted 180 nm CMOS technology for fabrication. The design is intended to comply with ECMA-368 standard, which is one of the leading MB-OFDM standards for UWB application. The major bottleneck of pipelined FFT architectures is complex multipliers. For high throughput application like UWB, parallel-pipelined architecture is the most suitable choice of design. As a result one can not share complex multipliers much and hence the silicon area becomes quite huge. The proposed technique increases the utilization factor of the elemental blocks of the complex constant multipliers proposed in and hence reduces its area by quite a significant amount of 7.3% i.e. around 193 k sq-micron, without any performance degradation.","PeriodicalId":344917,"journal":{"name":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2008.4746223","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper we present a novel technique to reduce silicon area of 128 point, 1 GSPS FFT architecture called as Mixed Radix Multi-path Delay Feedback (MRMDF) architecture proposed in. The architecture has been targeted 180 nm CMOS technology for fabrication. The design is intended to comply with ECMA-368 standard, which is one of the leading MB-OFDM standards for UWB application. The major bottleneck of pipelined FFT architectures is complex multipliers. For high throughput application like UWB, parallel-pipelined architecture is the most suitable choice of design. As a result one can not share complex multipliers much and hence the silicon area becomes quite huge. The proposed technique increases the utilization factor of the elemental blocks of the complex constant multipliers proposed in and hence reduces its area by quite a significant amount of 7.3% i.e. around 193 k sq-micron, without any performance degradation.