A reduced area 1 GSPS FFT design using MRMDF architecture for UWB communication

T. Chakraborty, S. Chakrabarti
{"title":"A reduced area 1 GSPS FFT design using MRMDF architecture for UWB communication","authors":"T. Chakraborty, S. Chakrabarti","doi":"10.1109/APCCAS.2008.4746223","DOIUrl":null,"url":null,"abstract":"In this paper we present a novel technique to reduce silicon area of 128 point, 1 GSPS FFT architecture called as Mixed Radix Multi-path Delay Feedback (MRMDF) architecture proposed in. The architecture has been targeted 180 nm CMOS technology for fabrication. The design is intended to comply with ECMA-368 standard, which is one of the leading MB-OFDM standards for UWB application. The major bottleneck of pipelined FFT architectures is complex multipliers. For high throughput application like UWB, parallel-pipelined architecture is the most suitable choice of design. As a result one can not share complex multipliers much and hence the silicon area becomes quite huge. The proposed technique increases the utilization factor of the elemental blocks of the complex constant multipliers proposed in and hence reduces its area by quite a significant amount of 7.3% i.e. around 193 k sq-micron, without any performance degradation.","PeriodicalId":344917,"journal":{"name":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2008.4746223","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper we present a novel technique to reduce silicon area of 128 point, 1 GSPS FFT architecture called as Mixed Radix Multi-path Delay Feedback (MRMDF) architecture proposed in. The architecture has been targeted 180 nm CMOS technology for fabrication. The design is intended to comply with ECMA-368 standard, which is one of the leading MB-OFDM standards for UWB application. The major bottleneck of pipelined FFT architectures is complex multipliers. For high throughput application like UWB, parallel-pipelined architecture is the most suitable choice of design. As a result one can not share complex multipliers much and hence the silicon area becomes quite huge. The proposed technique increases the utilization factor of the elemental blocks of the complex constant multipliers proposed in and hence reduces its area by quite a significant amount of 7.3% i.e. around 193 k sq-micron, without any performance degradation.
一种使用MRMDF架构的超宽带通信的减少区域1 GSPS FFT设计
本文提出了一种减少128点1 GSPS FFT体系结构硅面积的新技术,称为混合基数多径延迟反馈(MRMDF)体系结构。该架构已针对180纳米CMOS技术进行制造。该设计旨在符合ECMA-368标准,该标准是UWB应用中领先的MB-OFDM标准之一。流水线FFT体系结构的主要瓶颈是复杂乘法器。对于像超宽带这样的高吞吐量应用,并行流水线架构是最合适的设计选择。因此,一个人不能共享复杂的乘数,因此硅的面积变得相当巨大。所提出的技术增加了所提出的复杂常数乘法器的元素块的利用率,因此将其面积减少了相当可观的7.3%,即大约193平方微米,而没有任何性能下降。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信