Design and Analysis of high speed low power CMOS comparator with charge distribution technique

K. Dineshkumar, G. Florence Sudha
{"title":"Design and Analysis of high speed low power CMOS comparator with charge distribution technique","authors":"K. Dineshkumar, G. Florence Sudha","doi":"10.1109/CONECCT55679.2022.9865691","DOIUrl":null,"url":null,"abstract":"Comparators are fundamental blocks in the architectures of analog to digital converters. Due to the requirement of low power and high speed converters, the dynamic comparators are the natural choice. Existing dynamic comparators have issues of higher power consumption and delay. To overcome these drawbacks, a low power dynamic comparator with charge distribution technique is proposed in this paper. The proposed comparator reduces the regeneration time delay with the reduction in the power consumption considerably. The proposed design and simulation is carried out in 180 nm CMOS technology. Results show reduced power consumption of 260 µW and delay of 220 ps with supply voltage of 1.8 V at 0.5 GHz of frequency.","PeriodicalId":380005,"journal":{"name":"2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)","volume":"436 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-07-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONECCT55679.2022.9865691","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Comparators are fundamental blocks in the architectures of analog to digital converters. Due to the requirement of low power and high speed converters, the dynamic comparators are the natural choice. Existing dynamic comparators have issues of higher power consumption and delay. To overcome these drawbacks, a low power dynamic comparator with charge distribution technique is proposed in this paper. The proposed comparator reduces the regeneration time delay with the reduction in the power consumption considerably. The proposed design and simulation is carried out in 180 nm CMOS technology. Results show reduced power consumption of 260 µW and delay of 220 ps with supply voltage of 1.8 V at 0.5 GHz of frequency.
基于电荷分布技术的高速低功耗CMOS比较器设计与分析
比较器是模数转换器体系结构中的基本模块。由于对低功耗、高速度变换器的要求,动态比较器是自然的选择。现有的动态比较器存在较高的功耗和延迟问题。为了克服这些缺点,本文提出了一种采用电荷分布技术的低功耗动态比较器。所提出的比较器在显著降低功耗的同时减少了再生时间延迟。所提出的设计和仿真是在180nm CMOS技术上进行的。结果表明,在0.5 GHz频率下,电源电压为1.8 V时,功耗降低260µW,延迟降低220 ps。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信