{"title":"Built-in self test for content addressable memories","authors":"Y. Kang, J. Lee, Sungho Kang","doi":"10.1109/ICCD.1997.628848","DOIUrl":null,"url":null,"abstract":"A new parallel test algorithm and a Built-in Self Test (BIST) architecture for an efficient testing of various types of functional faults in Content Addressable Memories (CAMs) are developed. In test mode, the read operation is replaced by one parallel content addressable search operation and the writing operation is performed parallel with small peripheral circuit modifications. The results show that an efficient and practical testing with very low complexity and area overhead can be achieved.","PeriodicalId":154864,"journal":{"name":"Proceedings International Conference on Computer Design VLSI in Computers and Processors","volume":"11 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Computer Design VLSI in Computers and Processors","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCD.1997.628848","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
A new parallel test algorithm and a Built-in Self Test (BIST) architecture for an efficient testing of various types of functional faults in Content Addressable Memories (CAMs) are developed. In test mode, the read operation is replaced by one parallel content addressable search operation and the writing operation is performed parallel with small peripheral circuit modifications. The results show that an efficient and practical testing with very low complexity and area overhead can be achieved.