Built-in self test for content addressable memories

Y. Kang, J. Lee, Sungho Kang
{"title":"Built-in self test for content addressable memories","authors":"Y. Kang, J. Lee, Sungho Kang","doi":"10.1109/ICCD.1997.628848","DOIUrl":null,"url":null,"abstract":"A new parallel test algorithm and a Built-in Self Test (BIST) architecture for an efficient testing of various types of functional faults in Content Addressable Memories (CAMs) are developed. In test mode, the read operation is replaced by one parallel content addressable search operation and the writing operation is performed parallel with small peripheral circuit modifications. The results show that an efficient and practical testing with very low complexity and area overhead can be achieved.","PeriodicalId":154864,"journal":{"name":"Proceedings International Conference on Computer Design VLSI in Computers and Processors","volume":"11 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Computer Design VLSI in Computers and Processors","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCD.1997.628848","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A new parallel test algorithm and a Built-in Self Test (BIST) architecture for an efficient testing of various types of functional faults in Content Addressable Memories (CAMs) are developed. In test mode, the read operation is replaced by one parallel content addressable search operation and the writing operation is performed parallel with small peripheral circuit modifications. The results show that an efficient and practical testing with very low complexity and area overhead can be achieved.
内置自我测试内容可寻址存储器
提出了一种新的并行测试算法和内置自测试(BIST)架构,可有效地测试内容可寻址存储器(CAMs)中各种类型的功能故障。在测试模式中,读取操作被一个并行的内容可寻址搜索操作取代,写入操作通过对外围电路进行小的修改并行执行。结果表明,该方法能够以极低的复杂度和面积开销实现高效实用的测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信