An efficient hardware architecture for stereo disparity estimation

Fradaric Joseph, Kiran Francis, Archita Hore, Siddhanta Roy, S. Josephine, R. Paily
{"title":"An efficient hardware architecture for stereo disparity estimation","authors":"Fradaric Joseph, Kiran Francis, Archita Hore, Siddhanta Roy, S. Josephine, R. Paily","doi":"10.1109/ISVDAT.2014.6881049","DOIUrl":null,"url":null,"abstract":"This paper presents an architecture for disparity estimation in real time which is designed to be used in a blind navigation assistance system. A highly pipelined hardware prototype has been designed and verified. Sum of Absolute Difference (SAD) algorithm is chosen as the cost function in the proposed architecture. The major design consideration is efficient hardware utilization and high throughput. This system is designed to support video resolutions upto 2048 × 2048 at high frame rates. The performance evaluation shows very low latency even at low processing frequency.","PeriodicalId":217280,"journal":{"name":"18th International Symposium on VLSI Design and Test","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Symposium on VLSI Design and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2014.6881049","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents an architecture for disparity estimation in real time which is designed to be used in a blind navigation assistance system. A highly pipelined hardware prototype has been designed and verified. Sum of Absolute Difference (SAD) algorithm is chosen as the cost function in the proposed architecture. The major design consideration is efficient hardware utilization and high throughput. This system is designed to support video resolutions upto 2048 × 2048 at high frame rates. The performance evaluation shows very low latency even at low processing frequency.
一种高效的立体视差估计硬件架构
本文提出了一种用于盲导航辅助系统的视差实时估计体系结构。设计并验证了一个高度流水线化的硬件原型。在该体系结构中,选择绝对差分和算法作为代价函数。主要的设计考虑是高效的硬件利用率和高吞吐量。该系统旨在支持高帧率下高达2048 × 2048的视频分辨率。性能评估显示,即使在低处理频率下,延迟也很低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信