Fradaric Joseph, Kiran Francis, Archita Hore, Siddhanta Roy, S. Josephine, R. Paily
{"title":"An efficient hardware architecture for stereo disparity estimation","authors":"Fradaric Joseph, Kiran Francis, Archita Hore, Siddhanta Roy, S. Josephine, R. Paily","doi":"10.1109/ISVDAT.2014.6881049","DOIUrl":null,"url":null,"abstract":"This paper presents an architecture for disparity estimation in real time which is designed to be used in a blind navigation assistance system. A highly pipelined hardware prototype has been designed and verified. Sum of Absolute Difference (SAD) algorithm is chosen as the cost function in the proposed architecture. The major design consideration is efficient hardware utilization and high throughput. This system is designed to support video resolutions upto 2048 × 2048 at high frame rates. The performance evaluation shows very low latency even at low processing frequency.","PeriodicalId":217280,"journal":{"name":"18th International Symposium on VLSI Design and Test","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Symposium on VLSI Design and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2014.6881049","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents an architecture for disparity estimation in real time which is designed to be used in a blind navigation assistance system. A highly pipelined hardware prototype has been designed and verified. Sum of Absolute Difference (SAD) algorithm is chosen as the cost function in the proposed architecture. The major design consideration is efficient hardware utilization and high throughput. This system is designed to support video resolutions upto 2048 × 2048 at high frame rates. The performance evaluation shows very low latency even at low processing frequency.