A 12GHz programmable fractional-n frequency divider with 0.18um CMOS technology

S. Heydarzadeh, P. Torkzadeh, M. Pourmina
{"title":"A 12GHz programmable fractional-n frequency divider with 0.18um CMOS technology","authors":"S. Heydarzadeh, P. Torkzadeh, M. Pourmina","doi":"10.1109/CEEC.2013.6659440","DOIUrl":null,"url":null,"abstract":"In this paper, the design of programmable fractional-n frequency divider with 0.18pμm and TSMC process is presented. The proposed structure is based on Extended True-Single-Phase-Clock (E-TSPC) divider and created different fractions of the input frequency at the output node by changing the DC level of the input signal. The programmable frequency divider operates up to 12GHz and therefore, a 12GHz sinusoidal input voltage applies to produce simulation results. The circuit consumes power less than 1.44mW power from 1.8V supply voltage and have a small area occupation (about 22μm×42μm). The maximum value of linear noise at output node is about 440nV and the duty-cycle of output voltage is about 50%. The high-swing sinusoidal input voltage and 1pF load capacitance impact on the programmable structure have been investigated and new structure suggested under these conditions. Advanced Design System (ADS) used to produce simulation results and Ledit utilized for drawing layout.","PeriodicalId":309053,"journal":{"name":"2013 5th Computer Science and Electronic Engineering Conference (CEEC)","volume":"45 5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 5th Computer Science and Electronic Engineering Conference (CEEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CEEC.2013.6659440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

In this paper, the design of programmable fractional-n frequency divider with 0.18pμm and TSMC process is presented. The proposed structure is based on Extended True-Single-Phase-Clock (E-TSPC) divider and created different fractions of the input frequency at the output node by changing the DC level of the input signal. The programmable frequency divider operates up to 12GHz and therefore, a 12GHz sinusoidal input voltage applies to produce simulation results. The circuit consumes power less than 1.44mW power from 1.8V supply voltage and have a small area occupation (about 22μm×42μm). The maximum value of linear noise at output node is about 440nV and the duty-cycle of output voltage is about 50%. The high-swing sinusoidal input voltage and 1pF load capacitance impact on the programmable structure have been investigated and new structure suggested under these conditions. Advanced Design System (ADS) used to produce simulation results and Ledit utilized for drawing layout.
采用0.18um CMOS技术的12GHz可编程分数n分频器
提出了一种基于TSMC工艺的0.18 μm可编程分数n分频器的设计方法。该结构基于扩展真单相时钟(E-TSPC)分频器,通过改变输入信号的直流电平,在输出节点产生不同分量的输入频率。可编程分频器工作频率高达12GHz,因此,12GHz正弦输入电压适用于产生仿真结果。该电路在1.8V供电电压下功耗小于1.44mW,占地面积小(约22μm×42μm)。输出节点线性噪声的最大值约为440nV,输出电压占空比约为50%。研究了高摆幅正弦输入电压和1pF负载电容对可编程结构的影响,并提出了在这些条件下的新结构。先进的设计系统(ADS)用于生成仿真结果,Ledit用于绘制布局。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信