{"title":"A 12GHz programmable fractional-n frequency divider with 0.18um CMOS technology","authors":"S. Heydarzadeh, P. Torkzadeh, M. Pourmina","doi":"10.1109/CEEC.2013.6659440","DOIUrl":null,"url":null,"abstract":"In this paper, the design of programmable fractional-n frequency divider with 0.18pμm and TSMC process is presented. The proposed structure is based on Extended True-Single-Phase-Clock (E-TSPC) divider and created different fractions of the input frequency at the output node by changing the DC level of the input signal. The programmable frequency divider operates up to 12GHz and therefore, a 12GHz sinusoidal input voltage applies to produce simulation results. The circuit consumes power less than 1.44mW power from 1.8V supply voltage and have a small area occupation (about 22μm×42μm). The maximum value of linear noise at output node is about 440nV and the duty-cycle of output voltage is about 50%. The high-swing sinusoidal input voltage and 1pF load capacitance impact on the programmable structure have been investigated and new structure suggested under these conditions. Advanced Design System (ADS) used to produce simulation results and Ledit utilized for drawing layout.","PeriodicalId":309053,"journal":{"name":"2013 5th Computer Science and Electronic Engineering Conference (CEEC)","volume":"45 5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 5th Computer Science and Electronic Engineering Conference (CEEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CEEC.2013.6659440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
In this paper, the design of programmable fractional-n frequency divider with 0.18pμm and TSMC process is presented. The proposed structure is based on Extended True-Single-Phase-Clock (E-TSPC) divider and created different fractions of the input frequency at the output node by changing the DC level of the input signal. The programmable frequency divider operates up to 12GHz and therefore, a 12GHz sinusoidal input voltage applies to produce simulation results. The circuit consumes power less than 1.44mW power from 1.8V supply voltage and have a small area occupation (about 22μm×42μm). The maximum value of linear noise at output node is about 440nV and the duty-cycle of output voltage is about 50%. The high-swing sinusoidal input voltage and 1pF load capacitance impact on the programmable structure have been investigated and new structure suggested under these conditions. Advanced Design System (ADS) used to produce simulation results and Ledit utilized for drawing layout.