A low-power and high-density Associative Memory in 28 nm CMOS technology

A. Annovi, G. Calderini, F. Crescioli, F. Canio, L. Frontini, T. Kubota, V. Liberali, P. Luciano, F. Palla, S. Shojaii, C. Sotiropoulou, A. Stabile, G. Traversi
{"title":"A low-power and high-density Associative Memory in 28 nm CMOS technology","authors":"A. Annovi, G. Calderini, F. Crescioli, F. Canio, L. Frontini, T. Kubota, V. Liberali, P. Luciano, F. Palla, S. Shojaii, C. Sotiropoulou, A. Stabile, G. Traversi","doi":"10.1109/MOCAST.2017.7937632","DOIUrl":null,"url":null,"abstract":"In this paper we present a new Associative Memory (AM) chip designed in the 28 nm TSMC HPL technology. Two of the main characteristics of the new chip are reduced power consumption and an increased memory cell area density by the use of two newly designed memory cell technologies. The aim of the new chip is to test the new technologies with realistic front-end functions. The integration of the AM and FPGA is also enhanced. In addition, LVDS drivers and receivers are implemented to strengthen the signal integrity of the I/Os. The new AM chip design is submitted for the fabrication. The die will be packaged in a 17 × 17 Ball Grid Array (BGA) standalone package with a Silicon In Package (SiP) structure mounting AM dies and a bare die FPGA.","PeriodicalId":202381,"journal":{"name":"2017 6th International Conference on Modern Circuits and Systems Technologies (MOCAST)","volume":"2012 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 6th International Conference on Modern Circuits and Systems Technologies (MOCAST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MOCAST.2017.7937632","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

In this paper we present a new Associative Memory (AM) chip designed in the 28 nm TSMC HPL technology. Two of the main characteristics of the new chip are reduced power consumption and an increased memory cell area density by the use of two newly designed memory cell technologies. The aim of the new chip is to test the new technologies with realistic front-end functions. The integration of the AM and FPGA is also enhanced. In addition, LVDS drivers and receivers are implemented to strengthen the signal integrity of the I/Os. The new AM chip design is submitted for the fabrication. The die will be packaged in a 17 × 17 Ball Grid Array (BGA) standalone package with a Silicon In Package (SiP) structure mounting AM dies and a bare die FPGA.
基于28纳米CMOS技术的低功耗高密度联想存储器
本文提出了一种采用台积电28纳米HPL技术设计的新型联想存储器(AM)芯片。新芯片的两个主要特点是通过使用两种新设计的存储单元技术来降低功耗和增加存储单元面积密度。新芯片的目的是测试新技术与现实的前端功能。AM和FPGA的集成度也得到了提高。此外,还实现了LVDS驱动和接收器,以增强I/ o的信号完整性。提交了新的增材制造芯片设计。该芯片将封装在一个17 × 17球栅阵列(BGA)独立封装中,采用硅内封装(SiP)结构安装AM芯片和裸芯片FPGA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信