{"title":"Cell-based delay locked loop compiler","authors":"P. Huang, Shi-Yu Huang","doi":"10.1109/ISOCC.2016.7799748","DOIUrl":null,"url":null,"abstract":"Digital Delay-Locked Loops (DLLs) have been widely used in today's ICs for all kinds of timing control. Even though a digital DLL circuit is much easier to design than its analog counterparts, our prior experience shows that weeks of efforts, if not months, could still be wasted in order to find a process resilient configuration for a specific DLL requirement. Thus, we propose in this work a cell-based DLL architecture and its compiler. According to a user's demand, our DLL compiler can generate a cell-based DLL circuit in just minutes, it can support easy process migration, and thereby saving a large amount of human efforts spent in tuning DLL designs for different manufacturing processes. Transistor-level simulation has been used to validate its ability in a 0.18 CMOS process and a 90nm CMOS process. It can support input clock frequency up to 1GHz in 0.18 μm, and 1.25GHz in 90nm.","PeriodicalId":278207,"journal":{"name":"2016 International SoC Design Conference (ISOCC)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC.2016.7799748","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
Abstract
Digital Delay-Locked Loops (DLLs) have been widely used in today's ICs for all kinds of timing control. Even though a digital DLL circuit is much easier to design than its analog counterparts, our prior experience shows that weeks of efforts, if not months, could still be wasted in order to find a process resilient configuration for a specific DLL requirement. Thus, we propose in this work a cell-based DLL architecture and its compiler. According to a user's demand, our DLL compiler can generate a cell-based DLL circuit in just minutes, it can support easy process migration, and thereby saving a large amount of human efforts spent in tuning DLL designs for different manufacturing processes. Transistor-level simulation has been used to validate its ability in a 0.18 CMOS process and a 90nm CMOS process. It can support input clock frequency up to 1GHz in 0.18 μm, and 1.25GHz in 90nm.