Cell-based delay locked loop compiler

P. Huang, Shi-Yu Huang
{"title":"Cell-based delay locked loop compiler","authors":"P. Huang, Shi-Yu Huang","doi":"10.1109/ISOCC.2016.7799748","DOIUrl":null,"url":null,"abstract":"Digital Delay-Locked Loops (DLLs) have been widely used in today's ICs for all kinds of timing control. Even though a digital DLL circuit is much easier to design than its analog counterparts, our prior experience shows that weeks of efforts, if not months, could still be wasted in order to find a process resilient configuration for a specific DLL requirement. Thus, we propose in this work a cell-based DLL architecture and its compiler. According to a user's demand, our DLL compiler can generate a cell-based DLL circuit in just minutes, it can support easy process migration, and thereby saving a large amount of human efforts spent in tuning DLL designs for different manufacturing processes. Transistor-level simulation has been used to validate its ability in a 0.18 CMOS process and a 90nm CMOS process. It can support input clock frequency up to 1GHz in 0.18 μm, and 1.25GHz in 90nm.","PeriodicalId":278207,"journal":{"name":"2016 International SoC Design Conference (ISOCC)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC.2016.7799748","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Digital Delay-Locked Loops (DLLs) have been widely used in today's ICs for all kinds of timing control. Even though a digital DLL circuit is much easier to design than its analog counterparts, our prior experience shows that weeks of efforts, if not months, could still be wasted in order to find a process resilient configuration for a specific DLL requirement. Thus, we propose in this work a cell-based DLL architecture and its compiler. According to a user's demand, our DLL compiler can generate a cell-based DLL circuit in just minutes, it can support easy process migration, and thereby saving a large amount of human efforts spent in tuning DLL designs for different manufacturing processes. Transistor-level simulation has been used to validate its ability in a 0.18 CMOS process and a 90nm CMOS process. It can support input clock frequency up to 1GHz in 0.18 μm, and 1.25GHz in 90nm.
基于单元格的延迟锁定循环编译器
数字锁滞环(DLLs)在当今的集成电路中广泛应用于各种定时控制。尽管数字DLL电路的设计要比模拟电路容易得多,但我们之前的经验表明,为了找到适合特定DLL需求的流程弹性配置,即使不是几个月,也可能会浪费数周的努力。因此,我们在这项工作中提出了一个基于单元的DLL体系结构及其编译器。根据用户的需求,我们的DLL编译器可以在几分钟内生成一个基于单元的DLL电路,它可以支持简单的过程迁移,从而节省了为不同制造过程调整DLL设计所花费的大量人力。晶体管级仿真已经在0.18 CMOS工艺和90nm CMOS工艺中验证了其能力。它支持0.18 μm的输入时钟频率高达1GHz, 90nm的输入时钟频率高达1.25GHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信