Simulation and verification of DDR3 SourceSynchronous clock system based-on SystemSI

Hongyan Wang, Runjing Zhou
{"title":"Simulation and verification of DDR3 SourceSynchronous clock system based-on SystemSI","authors":"Hongyan Wang, Runjing Zhou","doi":"10.1109/ICEDIF.2015.7280210","DOIUrl":null,"url":null,"abstract":"In order to calculate the time series of source synchronous clock system, it is critical to sort out the full path that clock and data signals pass. Firstly, there is an analysis on relatively simple common clock system and a detailed description about the structure and timing margin of source synchronous clock system. Finally, taking the on board DDR3bus in high-speed circuit, which comes from our project, as an example, we validate DDR3 source synchronous clock system by the use of System SI, making the timing analysis in source synchronous clock system more streamlined and intuitive. In this paper, a new and effective analysis method applied to timing integrity of high-speed bus in the high-speed PCB design is provided, which can greatly reduce the risk and cost in the development.","PeriodicalId":355975,"journal":{"name":"2015 International Conference on Estimation, Detection and Information Fusion (ICEDIF)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Estimation, Detection and Information Fusion (ICEDIF)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDIF.2015.7280210","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In order to calculate the time series of source synchronous clock system, it is critical to sort out the full path that clock and data signals pass. Firstly, there is an analysis on relatively simple common clock system and a detailed description about the structure and timing margin of source synchronous clock system. Finally, taking the on board DDR3bus in high-speed circuit, which comes from our project, as an example, we validate DDR3 source synchronous clock system by the use of System SI, making the timing analysis in source synchronous clock system more streamlined and intuitive. In this paper, a new and effective analysis method applied to timing integrity of high-speed bus in the high-speed PCB design is provided, which can greatly reduce the risk and cost in the development.
基于SystemSI的DDR3源同步时钟系统仿真与验证
为了计算源同步时钟系统的时间序列,对时钟信号和数据信号经过的全路径进行排序是至关重要的。首先对较为简单的普通时钟系统进行了分析,并对源同步时钟系统的结构和时间裕度进行了详细的描述。最后,以本课题设计的高速电路中的车载DDR3总线为例,利用system SI对DDR3源同步时钟系统进行了验证,使源同步时钟系统的时序分析更加精简直观。本文提出了一种新的、有效的高速PCB设计中高速母线时序完整性分析方法,可以大大降低开发过程中的风险和成本。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信