Design of reconfigurable MEMS-PLL for high end turning circuits

A. Hanusha, S. Anusooya, R. Anitha, V. Shilpa, S. Kalaivani
{"title":"Design of reconfigurable MEMS-PLL for high end turning circuits","authors":"A. Hanusha, S. Anusooya, R. Anitha, V. Shilpa, S. Kalaivani","doi":"10.17993/3ctecno.2021.specialissue8.553-565","DOIUrl":null,"url":null,"abstract":"The designs of memristive circuits become more demanding since the evaluation of miniaturized models are rapidly increasing every year. Here a novel Memristive Digital Phase locked loop circuit is evaluated. In the existing research works it is found that design of analog domain memristor creates enormous noise and limitations. In the Proposed system, Design of MEMS activated DPLL is evaluated. Digital PLL plays a major role in high-speed communication platforms. The benefits of PLL like jitter free clock generation, stabilized regulation and less resilient is improved even more in MEMS controlled DPLL we call as MEMPLL. In the proposed system an adaptive DPLL vary with respect to Memristor is developed here. The evaluation of memristor emerging in the field of large memory architecture and complex tuning. The advantage of storing the N info at the memristor can vary the development circuits in a reconfigurable manner. Here, the parameters are compared by DCO and ADC method and the power is achieved by 3.0 mw.","PeriodicalId":210685,"journal":{"name":"3C Tecnología_Glosas de innovación aplicadas a la pyme","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"3C Tecnología_Glosas de innovación aplicadas a la pyme","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.17993/3ctecno.2021.specialissue8.553-565","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The designs of memristive circuits become more demanding since the evaluation of miniaturized models are rapidly increasing every year. Here a novel Memristive Digital Phase locked loop circuit is evaluated. In the existing research works it is found that design of analog domain memristor creates enormous noise and limitations. In the Proposed system, Design of MEMS activated DPLL is evaluated. Digital PLL plays a major role in high-speed communication platforms. The benefits of PLL like jitter free clock generation, stabilized regulation and less resilient is improved even more in MEMS controlled DPLL we call as MEMPLL. In the proposed system an adaptive DPLL vary with respect to Memristor is developed here. The evaluation of memristor emerging in the field of large memory architecture and complex tuning. The advantage of storing the N info at the memristor can vary the development circuits in a reconfigurable manner. Here, the parameters are compared by DCO and ADC method and the power is achieved by 3.0 mw.
用于高端转弯电路的可重构MEMS-PLL设计
由于小型化模型的评估每年都在迅速增加,对记忆电路的设计提出了更高的要求。本文提出了一种新的忆阻数字锁相环路。在现有的研究工作中发现,模拟域忆阻器的设计产生了巨大的噪声和局限性。在该系统中,对MEMS激活DPLL的设计进行了评价。数字锁相环在高速通信平台中起着重要的作用。锁相环的优点,如无抖动时钟产生,稳定的调节和较低的弹性,在MEMS控制的DPLL中得到了更多的改善,我们称之为MEMPLL。在该系统中,我们开发了一种基于忆阻器的自适应锁相环。记忆电阻器的评价是在大存储器结构和复杂调谐领域出现的。在忆阻器中存储N信息的优点可以以可重构的方式改变开发电路。通过DCO和ADC方法对参数进行比较,功率达到3.0 mw。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信