Design and implementation of Haar wavelet packet modulation based differential chaos shift keying communication system using FPGA

Rawa Abed Mohammed, Fadhil S. Hassan, M. Zaiter
{"title":"Design and implementation of Haar wavelet packet modulation based differential chaos shift keying communication system using FPGA","authors":"Rawa Abed Mohammed, Fadhil S. Hassan, M. Zaiter","doi":"10.19101/ijacr.2018.838014","DOIUrl":null,"url":null,"abstract":"Efficient design and implementation of Haar wavelet packet modulation based differential chaos shift keying (HWPM DCSK) using field programmable gate array (FPGA) platform was proposed. A fast algorithm for Haar wavelet packet transform (FHWPT) was used to enhance the complexity of the wavelet packet modulation (WPM) system. The HWPM-DCSK system uses sixteen points of FHWPT and inverse fast Haar wavelet packet transform (IFHWPT) with spreading factor about eight for DCSK modulation. The suggested system was designed using a Xilinx system generator (XSG) tool. Software tools used in this work include ISE 14.5. A Virtex-4 (xc4vfx100-12ff1152) board was used for the implementation. The results are showing that the information bits are recovered successfully at the receiver side. The system was routed successfully with the resources of 5% slice flip flop, 5% look-up table (LUT), 10% occupied slices and 70% digital signal processing (DSP) 48s numbers from the selected device. The XSG is more reliable, flexible, easier, and gives the optimum design for the FPGA technicality via comparing with the conventional FPGA design. Also, the hardware simulation results show that the proposed system is efficient in performance for the real time communication system with low consuming power.","PeriodicalId":273530,"journal":{"name":"International Journal of Advanced Computer Research","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Advanced Computer Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.19101/ijacr.2018.838014","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Efficient design and implementation of Haar wavelet packet modulation based differential chaos shift keying (HWPM DCSK) using field programmable gate array (FPGA) platform was proposed. A fast algorithm for Haar wavelet packet transform (FHWPT) was used to enhance the complexity of the wavelet packet modulation (WPM) system. The HWPM-DCSK system uses sixteen points of FHWPT and inverse fast Haar wavelet packet transform (IFHWPT) with spreading factor about eight for DCSK modulation. The suggested system was designed using a Xilinx system generator (XSG) tool. Software tools used in this work include ISE 14.5. A Virtex-4 (xc4vfx100-12ff1152) board was used for the implementation. The results are showing that the information bits are recovered successfully at the receiver side. The system was routed successfully with the resources of 5% slice flip flop, 5% look-up table (LUT), 10% occupied slices and 70% digital signal processing (DSP) 48s numbers from the selected device. The XSG is more reliable, flexible, easier, and gives the optimum design for the FPGA technicality via comparing with the conventional FPGA design. Also, the hardware simulation results show that the proposed system is efficient in performance for the real time communication system with low consuming power.
基于Haar小波包调制的差分混沌移位键控通信系统的FPGA设计与实现
提出了基于Haar小波包调制的差分混沌移位键控(HWPM DCSK)在现场可编程门阵列(FPGA)平台上的高效设计与实现。为了提高小波包调制(WPM)系统的复杂度,提出了一种快速Haar小波包变换算法。HWPM-DCSK系统采用16点FHWPT和扩频因子约为8的逆快速Haar小波包变换(IFHWPT)进行DCSK调制。该系统是使用Xilinx系统生成器(XSG)工具设计的。在这项工作中使用的软件工具包括ISE 14.5。采用Virtex-4 (xc4vfx100-12ff1152)板实现。结果表明,在接收端成功地恢复了信息位。系统路由成功,5%的片触发器、5%的查找表(LUT)、10%的已占用片和70%的数字信号处理(DSP) 48s数来自所选设备。与传统FPGA设计相比,XSG具有更可靠、更灵活、更简单的特点,并对FPGA的技术进行了优化设计。硬件仿真结果表明,该系统在低功耗的实时通信系统中具有较高的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信