Demodulating binary phase shift keyed signals using programmable logic devices

C. Kikkert, Craig Blackburn
{"title":"Demodulating binary phase shift keyed signals using programmable logic devices","authors":"C. Kikkert, Craig Blackburn","doi":"10.1109/ISSPA.1999.815765","DOIUrl":null,"url":null,"abstract":"This paper describes the realisation of a differential BPSK demodulator using a high speed ADC, an EPLD and an EPROM. By incorporating both I and Q data in the demodulation process, a significant improvement in performance is obtained. Computer simulation shows the bit error rate (BER) performance versus received carrier to noise ratio (CNR) is virtually identical to the theoretical performance of a differential phase shift keyed (DPSK) detector. The realisation of the special PLL required, to recover the data clock using an EPLD, a DAC, a conventional loop filter and VCO is described.","PeriodicalId":302569,"journal":{"name":"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSPA.1999.815765","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper describes the realisation of a differential BPSK demodulator using a high speed ADC, an EPLD and an EPROM. By incorporating both I and Q data in the demodulation process, a significant improvement in performance is obtained. Computer simulation shows the bit error rate (BER) performance versus received carrier to noise ratio (CNR) is virtually identical to the theoretical performance of a differential phase shift keyed (DPSK) detector. The realisation of the special PLL required, to recover the data clock using an EPLD, a DAC, a conventional loop filter and VCO is described.
用可编程逻辑器件解调二进制相移键控信号
本文介绍了用高速ADC、EPLD和EPROM实现差分BPSK解调器。通过在解调过程中合并I和Q数据,获得了性能的显着改善。计算机仿真表明,误码率(BER)性能与接收载波噪声比(CNR)性能几乎与差分相移键控(DPSK)检测器的理论性能相同。描述了使用EPLD、DAC、传统环路滤波器和VCO恢复数据时钟所需的特殊锁相环的实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信