H. Kamitsuna, H. Kitabayashi, H. Matsuzaki, M. Tokumitsu, M. Muraguchi
{"title":"A 10 Gbit/s switch matrix MMIC using InP HEMTs with a logic-level-independent interface","authors":"H. Kamitsuna, H. Kitabayashi, H. Matsuzaki, M. Tokumitsu, M. Muraguchi","doi":"10.1109/RFIC.2004.1320610","DOIUrl":null,"url":null,"abstract":"An InP HEMT with a low on-resistance /spl times/ off-capacitance (Ron /spl times/ Coff) product enables us to configure a dc-to-over-10 GHz switch without using a shunt FET. The series FET configuration makes possible control-voltage-polarity independence, and offers a logic-level-independent interface. A 2/spl times/2 switch matrix MMIC yields an insertion loss of less than 1.16 dB and an isolation of more than 21.2 dB below 10 GHz. The MMIC also achieves error-free switch matrix operation up to 12.5 Gbit/s, using either a source coupled FET logic SCFL (1 V/sub p-p/, dc offset: -0.5 V) or low voltage differential signalling LVDS (0.3 V/sub p-p/, dc offset: +1.2 V) level.","PeriodicalId":140604,"journal":{"name":"2004 IEE Radio Frequency Integrated Circuits (RFIC) Systems. Digest of Papers","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 IEE Radio Frequency Integrated Circuits (RFIC) Systems. Digest of Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2004.1320610","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
An InP HEMT with a low on-resistance /spl times/ off-capacitance (Ron /spl times/ Coff) product enables us to configure a dc-to-over-10 GHz switch without using a shunt FET. The series FET configuration makes possible control-voltage-polarity independence, and offers a logic-level-independent interface. A 2/spl times/2 switch matrix MMIC yields an insertion loss of less than 1.16 dB and an isolation of more than 21.2 dB below 10 GHz. The MMIC also achieves error-free switch matrix operation up to 12.5 Gbit/s, using either a source coupled FET logic SCFL (1 V/sub p-p/, dc offset: -0.5 V) or low voltage differential signalling LVDS (0.3 V/sub p-p/, dc offset: +1.2 V) level.