A 10 Gbit/s switch matrix MMIC using InP HEMTs with a logic-level-independent interface

H. Kamitsuna, H. Kitabayashi, H. Matsuzaki, M. Tokumitsu, M. Muraguchi
{"title":"A 10 Gbit/s switch matrix MMIC using InP HEMTs with a logic-level-independent interface","authors":"H. Kamitsuna, H. Kitabayashi, H. Matsuzaki, M. Tokumitsu, M. Muraguchi","doi":"10.1109/RFIC.2004.1320610","DOIUrl":null,"url":null,"abstract":"An InP HEMT with a low on-resistance /spl times/ off-capacitance (Ron /spl times/ Coff) product enables us to configure a dc-to-over-10 GHz switch without using a shunt FET. The series FET configuration makes possible control-voltage-polarity independence, and offers a logic-level-independent interface. A 2/spl times/2 switch matrix MMIC yields an insertion loss of less than 1.16 dB and an isolation of more than 21.2 dB below 10 GHz. The MMIC also achieves error-free switch matrix operation up to 12.5 Gbit/s, using either a source coupled FET logic SCFL (1 V/sub p-p/, dc offset: -0.5 V) or low voltage differential signalling LVDS (0.3 V/sub p-p/, dc offset: +1.2 V) level.","PeriodicalId":140604,"journal":{"name":"2004 IEE Radio Frequency Integrated Circuits (RFIC) Systems. Digest of Papers","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 IEE Radio Frequency Integrated Circuits (RFIC) Systems. Digest of Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2004.1320610","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

An InP HEMT with a low on-resistance /spl times/ off-capacitance (Ron /spl times/ Coff) product enables us to configure a dc-to-over-10 GHz switch without using a shunt FET. The series FET configuration makes possible control-voltage-polarity independence, and offers a logic-level-independent interface. A 2/spl times/2 switch matrix MMIC yields an insertion loss of less than 1.16 dB and an isolation of more than 21.2 dB below 10 GHz. The MMIC also achieves error-free switch matrix operation up to 12.5 Gbit/s, using either a source coupled FET logic SCFL (1 V/sub p-p/, dc offset: -0.5 V) or low voltage differential signalling LVDS (0.3 V/sub p-p/, dc offset: +1.2 V) level.
采用InP hemt的10gbit /s开关矩阵MMIC,具有逻辑电平独立接口
具有低导通电阻/spl时间/关断电容(Ron /spl时间/ Coff)产品的InP HEMT使我们能够配置dc到超过10 GHz的开关,而无需使用分流场效应管。系列FET配置使控制电压极性独立成为可能,并提供一个逻辑电平独立的接口。2/spl倍/2开关矩阵MMIC的插入损耗小于1.16 dB,在10 GHz以下的隔离度大于21.2 dB。MMIC还使用源耦合FET逻辑SCFL (1 V/sub p-p/, dc偏置:-0.5 V)或低压差分信号LVDS (0.3 V/sub p-p/, dc偏置:+1.2 V)电平实现高达12.5 Gbit/s的无错误开关矩阵操作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信