Design and Analysis of Approximate Multipliers for Error-Tolerant Applications

A. Pandey, Karri Manikantta Reddy, P. Yadav, Nithin Y. B. Kumar, M. H. Vasantha
{"title":"Design and Analysis of Approximate Multipliers for Error-Tolerant Applications","authors":"A. Pandey, Karri Manikantta Reddy, P. Yadav, Nithin Y. B. Kumar, M. H. Vasantha","doi":"10.1109/ISES.2018.00029","DOIUrl":null,"url":null,"abstract":"In applications such as image and video processing, the final output is interpreted by human eyes, which are insensible to small errors in the output. In these cases, approximate circuits play a vital role in achieving low power and high speed designs with small errors in the output. In this paper, three approximate full-adder designs are proposed and they are reused to design approximate Dadda multipliers. For generating partial products in the multiplier, a newly designed AND gate approach is proposed. All the proposed designs are simulated using 90nm UMC technology. The Simulation results indicate that the number of transistors and power consumption of approximate multipliers are reduced by 28% and 32% respectively as compared to conventional Dadda multiplier. This paper also analyses the errors at the multiplier output using different error metrics.","PeriodicalId":447663,"journal":{"name":"2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISES.2018.00029","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In applications such as image and video processing, the final output is interpreted by human eyes, which are insensible to small errors in the output. In these cases, approximate circuits play a vital role in achieving low power and high speed designs with small errors in the output. In this paper, three approximate full-adder designs are proposed and they are reused to design approximate Dadda multipliers. For generating partial products in the multiplier, a newly designed AND gate approach is proposed. All the proposed designs are simulated using 90nm UMC technology. The Simulation results indicate that the number of transistors and power consumption of approximate multipliers are reduced by 28% and 32% respectively as compared to conventional Dadda multiplier. This paper also analyses the errors at the multiplier output using different error metrics.
容错近似乘法器的设计与分析
在图像和视频处理等应用中,最终输出是由人眼解释的,人眼对输出中的小误差是不敏感的。在这些情况下,近似电路在实现输出误差小的低功耗和高速设计中起着至关重要的作用。本文提出了三种近似全加法器的设计方法,并将它们用于近似乘法器的设计。为了在乘法器中产生部分积,提出了一种新设计的与门方法。所有提出的设计都使用90纳米UMC技术进行了模拟。仿真结果表明,与传统的Dadda乘法器相比,近似乘法器的晶体管数量和功耗分别减少了28%和32%。本文还用不同的误差度量分析了乘法器输出的误差。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信