A comparative performance analysis of CMOS XOR XNOR circuits

Trapti Sharma, Laxmi Kumre
{"title":"A comparative performance analysis of CMOS XOR XNOR circuits","authors":"Trapti Sharma, Laxmi Kumre","doi":"10.1109/RISE.2017.8378202","DOIUrl":null,"url":null,"abstract":"This work presents the contemplate review of diverse approaches employed to design XOR/XNOR circuits, as these circuits are the nucleus circuit for numerous computational intensive arithmetic circuits in VLSI. This paper describes the comparative analysis of performance evaluation of various reported XOR and XNOR circuits designs. The different designs are compared by performing the transistor level simulations on the benchmark circuit using HSPICE on 90nm PTM CMOS technology and analyzing the results in comprehensive manner. Based on the intensive simulations, the XOR/XNOR designs with feedback transistors outperforms well in comparison to other previously existing circuits in terms of high speed, low power and output voltage without any logic degradation with high noise tolerance capability.","PeriodicalId":166244,"journal":{"name":"2017 International Conference on Recent Innovations in Signal processing and Embedded Systems (RISE)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Recent Innovations in Signal processing and Embedded Systems (RISE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RISE.2017.8378202","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This work presents the contemplate review of diverse approaches employed to design XOR/XNOR circuits, as these circuits are the nucleus circuit for numerous computational intensive arithmetic circuits in VLSI. This paper describes the comparative analysis of performance evaluation of various reported XOR and XNOR circuits designs. The different designs are compared by performing the transistor level simulations on the benchmark circuit using HSPICE on 90nm PTM CMOS technology and analyzing the results in comprehensive manner. Based on the intensive simulations, the XOR/XNOR designs with feedback transistors outperforms well in comparison to other previously existing circuits in terms of high speed, low power and output voltage without any logic degradation with high noise tolerance capability.
CMOS异或异或电路的性能比较分析
这项工作提出了用于设计XOR/XNOR电路的各种方法的深思熟虑的回顾,因为这些电路是VLSI中许多计算密集型算术电路的核心电路。本文对各种已报道的异或与异或电路设计的性能评价进行了比较分析。基于90nm PTM CMOS技术,利用HSPICE在基准电路上进行晶体管级仿真,对不同设计进行比较,并对结果进行综合分析。仿真结果表明,采用反馈晶体管的XOR/XNOR设计在高速、低功耗和输出电压方面优于现有电路,且无任何逻辑退化,具有高容噪能力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信