Analysis techniques for real-time, fault-tolerant, VLSI processing arrays

A. J. Schwab, B.W. Johnson, J. Dugan
{"title":"Analysis techniques for real-time, fault-tolerant, VLSI processing arrays","authors":"A. J. Schwab, B.W. Johnson, J. Dugan","doi":"10.1109/RAMS.1995.513237","DOIUrl":null,"url":null,"abstract":"Several techniques are described for the quantitative evaluation of the effectiveness of various reconfiguration strategies for real-time, VLSI processing arrays. The first technique illustrates the advantages of small, easily managed semi-Markov models for comparing important events in the fault/error process of a system. Since these events have the greatest impact on architecture selection in a real-time system, a methodology that quantifies system differences is necessary to properly design a real-time processing array. The second technique developed for this research expands the previous concept to include the events within a single time interval in a real-time system. The single interval model provides unique information on critical real-time design issues. It quantitatively describes the effects of time-outs on the failure probability of potential reconfiguration strategies. The interaction of sampling rate and failures due to time-outs is clarified with this model. The ability to recover from faults at different points within an interval is also estimated.","PeriodicalId":143102,"journal":{"name":"Annual Reliability and Maintainability Symposium 1995 Proceedings","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1995-01-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Annual Reliability and Maintainability Symposium 1995 Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAMS.1995.513237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Several techniques are described for the quantitative evaluation of the effectiveness of various reconfiguration strategies for real-time, VLSI processing arrays. The first technique illustrates the advantages of small, easily managed semi-Markov models for comparing important events in the fault/error process of a system. Since these events have the greatest impact on architecture selection in a real-time system, a methodology that quantifies system differences is necessary to properly design a real-time processing array. The second technique developed for this research expands the previous concept to include the events within a single time interval in a real-time system. The single interval model provides unique information on critical real-time design issues. It quantitatively describes the effects of time-outs on the failure probability of potential reconfiguration strategies. The interaction of sampling rate and failures due to time-outs is clarified with this model. The ability to recover from faults at different points within an interval is also estimated.
实时、容错、超大规模集成电路处理阵列的分析技术
描述了几种用于定量评估实时VLSI处理阵列的各种重构策略有效性的技术。第一种技术说明了小型、易于管理的半马尔可夫模型用于比较系统故障/错误过程中的重要事件的优势。由于这些事件对实时系统中的体系结构选择影响最大,因此需要一种量化系统差异的方法来正确设计实时处理阵列。为本研究开发的第二种技术扩展了先前的概念,包括实时系统中单个时间间隔内的事件。单间隔模型提供了关键实时设计问题的独特信息。定量地描述了超时对潜在重构策略失效概率的影响。该模型阐明了采样率与超时失效的相互作用。在一个时间间隔内,从不同点的故障中恢复的能力也进行了估计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信