{"title":"A ROM based low-power multiplier","authors":"B. Paul, S. Fujita, M. Okajima","doi":"10.1109/ASSCC.2008.4708731","DOIUrl":null,"url":null,"abstract":"We present a ROM based 16times16 multiplier for low power applications. The design uses sixteen 4times4 ROM based multiplier blocks followed by carry save adders and a final carry select adder (all ROM based) to obtain the 32 bit output. All ROM blocks are implemented using single transistor ROM cells and eliminating identical rows and columns for optimizing the power and performance. Measurement results in 0.18 mum CMOS process show a 40% reduction in power over the conventional carry save array multiplier when operated at its maximum frequency. The ROM based design also provides 44% less delay than the array multiplier with a minimal increase (7.7%) in power. This demonstrates the low-power operation of the ROM based multiplier also at higher frequencies.","PeriodicalId":143173,"journal":{"name":"2008 IEEE Asian Solid-State Circuits Conference","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2008.4708731","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
We present a ROM based 16times16 multiplier for low power applications. The design uses sixteen 4times4 ROM based multiplier blocks followed by carry save adders and a final carry select adder (all ROM based) to obtain the 32 bit output. All ROM blocks are implemented using single transistor ROM cells and eliminating identical rows and columns for optimizing the power and performance. Measurement results in 0.18 mum CMOS process show a 40% reduction in power over the conventional carry save array multiplier when operated at its maximum frequency. The ROM based design also provides 44% less delay than the array multiplier with a minimal increase (7.7%) in power. This demonstrates the low-power operation of the ROM based multiplier also at higher frequencies.
我们提出了一种基于ROM的16倍乘法器,用于低功耗应用。该设计使用16个基于4times4 ROM的乘法器块,然后是进位保存加法器和最后的进位选择加法器(全部基于ROM)来获得32位输出。所有ROM块都使用单晶体管ROM单元实现,并消除相同的行和列,以优化功率和性能。0.18 μ m CMOS工艺的测量结果表明,当工作在其最大频率时,功率比传统的进位节省阵列乘法器降低40%。基于ROM的设计还提供比阵列乘法器少44%的延迟,功率增加最小(7.7%)。这也演示了基于ROM的乘法器在更高频率下的低功耗操作。