{"title":"77 GHz phase-locked loop for automobile radar system in 90 nm CMOS technology","authors":"Yo‐Sheng Lin, K. Lan, Hsin-Chen Lin, Yun-Wen Lin","doi":"10.1109/RWS.2018.8304992","DOIUrl":null,"url":null,"abstract":"This paper reports a 77-GHz phase-locked loop (PLL) for automobile radar system in 90-nm CMOS technology. To enhance the operation frequency range of the voltage-controlled oscillator (VCO) in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider (ILFD) in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector (PFD) with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz and reference sidebands of less than −56 dBc. The chip area of the PLL is 0.656 mm2 excluding the test pads.","PeriodicalId":170594,"journal":{"name":"2018 IEEE Radio and Wireless Symposium (RWS)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Radio and Wireless Symposium (RWS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RWS.2018.8304992","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
This paper reports a 77-GHz phase-locked loop (PLL) for automobile radar system in 90-nm CMOS technology. To enhance the operation frequency range of the voltage-controlled oscillator (VCO) in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider (ILFD) in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector (PFD) with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz and reference sidebands of less than −56 dBc. The chip area of the PLL is 0.656 mm2 excluding the test pads.