77 GHz phase-locked loop for automobile radar system in 90 nm CMOS technology

Yo‐Sheng Lin, K. Lan, Hsin-Chen Lin, Yun-Wen Lin
{"title":"77 GHz phase-locked loop for automobile radar system in 90 nm CMOS technology","authors":"Yo‐Sheng Lin, K. Lan, Hsin-Chen Lin, Yun-Wen Lin","doi":"10.1109/RWS.2018.8304992","DOIUrl":null,"url":null,"abstract":"This paper reports a 77-GHz phase-locked loop (PLL) for automobile radar system in 90-nm CMOS technology. To enhance the operation frequency range of the voltage-controlled oscillator (VCO) in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider (ILFD) in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector (PFD) with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz and reference sidebands of less than −56 dBc. The chip area of the PLL is 0.656 mm2 excluding the test pads.","PeriodicalId":170594,"journal":{"name":"2018 IEEE Radio and Wireless Symposium (RWS)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Radio and Wireless Symposium (RWS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RWS.2018.8304992","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper reports a 77-GHz phase-locked loop (PLL) for automobile radar system in 90-nm CMOS technology. To enhance the operation frequency range of the voltage-controlled oscillator (VCO) in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider (ILFD) in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector (PFD) with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz and reference sidebands of less than −56 dBc. The chip area of the PLL is 0.656 mm2 excluding the test pads.
基于90nm CMOS技术的77 GHz锁相环汽车雷达系统
本文报道了一种采用90纳米CMOS技术的77 ghz锁相环(PLL)汽车雷达系统。为了提高锁相环中压控振荡器(VCO)的工作频率范围,采用了反向可调谐LC源退化技术。为了提高锁相环中除以3注入锁定分频器(ILFD)的锁频范围,采用并联电感对交叉耦合晶体管的寄生电容进行并联谐振。此外,采用增强D触发器的相位频率检测器(PFD)有效地减小了死区。该锁相环功耗仅为49.6 mW,工作范围为2.4 GHz,参考边带小于−56 dBc。除测试垫外,锁相环的芯片面积为0.656 mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信