Design and FPGA implementation of ternary hardware IP core for square root function

Siwar Ben Haj Hassine, M. Jemai, B. Ouni
{"title":"Design and FPGA implementation of ternary hardware IP core for square root function","authors":"Siwar Ben Haj Hassine, M. Jemai, B. Ouni","doi":"10.1109/ICEMIS.2017.8273043","DOIUrl":null,"url":null,"abstract":"This paper presents an algorithm of ternary hardware IP core and its implementation on FPGA. This IP core that solves the square root function is considered as the first developed algorithm that handles a complex ternary mathematical operation. The algorithm has been coded using VHDL language, simulated and implemented using Xilinx Spartan 3 FPGA board. Design results have proven not only accurate results that our IP code provides (error equals 0) but also its good performance in terms of latency, FPGA resources and power consumption.","PeriodicalId":117908,"journal":{"name":"2017 International Conference on Engineering & MIS (ICEMIS)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Engineering & MIS (ICEMIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEMIS.2017.8273043","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents an algorithm of ternary hardware IP core and its implementation on FPGA. This IP core that solves the square root function is considered as the first developed algorithm that handles a complex ternary mathematical operation. The algorithm has been coded using VHDL language, simulated and implemented using Xilinx Spartan 3 FPGA board. Design results have proven not only accurate results that our IP code provides (error equals 0) but also its good performance in terms of latency, FPGA resources and power consumption.
基于平方根函数的三元硬件IP核的设计与FPGA实现
本文提出了一种三元硬件IP核算法及其在FPGA上的实现。这个解决平方根函数的IP核被认为是第一个开发的处理复杂三元数学运算的算法。采用VHDL语言对算法进行了编码,并在Xilinx Spartan 3 FPGA板上进行了仿真和实现。设计结果不仅证明了我们的IP代码提供的准确结果(误差等于0),而且在延迟,FPGA资源和功耗方面也具有良好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信