Reducing the level of spurious components in the phase-locked loop frequency synthesizer

S. Romanov, A. Grechishkin, M. P. Savchenko, I. A. Markov, M. V. Maturazov, T. V. Maturazova
{"title":"Reducing the level of spurious components in the phase-locked loop frequency synthesizer","authors":"S. Romanov, A. Grechishkin, M. P. Savchenko, I. A. Markov, M. V. Maturazov, T. V. Maturazova","doi":"10.1109/SINKHROINFO.2017.7997552","DOIUrl":null,"url":null,"abstract":"This work is concerned with reducing the level of spurious components in the synthesizer phase-locked loop fractional-n frequency divider in feedback circuit. It is noted one of the drawbacks of such a scheme is the interference generated by the synthesizer, since it has a parasitic relationship between the synthesized signal and the input frequency-phase detector from the reference source. It is shown that the output side (parasitic) spectral components due to the fact that the synthesized frequency is not a multiple of the frequency of the input signal detector (not a multiple of the frequency comparison). It is noted that the worst case occurs when the difference between the synthesized frequency and the nearest frequency is a multiple of the frequency of comparison, is so small that the lowpass filter of the auto-tuning system does not provide the required suppression of spurious components. The proposed scheme improved synthesizer with reduced spurious performance. Shown the main advantage of the proposed scheme is that by introducing new nodes is the ability to reduce the spurious in the output signal taking into account the impact of switching reference oscillator for the duration of the transients. Recommendations on the use of the proposed synthesizer are promising systems that require low spurious components in the output signal with small overall dimensions and power consumption of the device.","PeriodicalId":372303,"journal":{"name":"2017 Systems of Signal Synchronization, Generating and Processing in Telecommunications (SINKHROINFO)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Systems of Signal Synchronization, Generating and Processing in Telecommunications (SINKHROINFO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SINKHROINFO.2017.7997552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This work is concerned with reducing the level of spurious components in the synthesizer phase-locked loop fractional-n frequency divider in feedback circuit. It is noted one of the drawbacks of such a scheme is the interference generated by the synthesizer, since it has a parasitic relationship between the synthesized signal and the input frequency-phase detector from the reference source. It is shown that the output side (parasitic) spectral components due to the fact that the synthesized frequency is not a multiple of the frequency of the input signal detector (not a multiple of the frequency comparison). It is noted that the worst case occurs when the difference between the synthesized frequency and the nearest frequency is a multiple of the frequency of comparison, is so small that the lowpass filter of the auto-tuning system does not provide the required suppression of spurious components. The proposed scheme improved synthesizer with reduced spurious performance. Shown the main advantage of the proposed scheme is that by introducing new nodes is the ability to reduce the spurious in the output signal taking into account the impact of switching reference oscillator for the duration of the transients. Recommendations on the use of the proposed synthesizer are promising systems that require low spurious components in the output signal with small overall dimensions and power consumption of the device.
降低锁相环频率合成器中杂散分量的水平
本文研究了反馈电路中合成器锁相环分数n分频器中杂散分量的降低问题。值得注意的是,这种方案的缺点之一是由合成器产生的干扰,因为它在合成信号和来自参考源的输入频率相位检测器之间具有寄生关系。如图所示,输出侧(寄生)频谱成分由于合成频率不是检测器输入信号频率的一个倍数(不是频率比较的一个倍数)。值得注意的是,当合成频率与最近频率之间的差值是比较频率的倍数时,最坏的情况会发生,这是如此之小,以至于自动调谐系统的低通滤波器不能提供所需的杂散分量抑制。该方案改进了合成器,降低了杂散性能。所提出方案的主要优点是通过引入新的节点来减少输出信号中的杂散,同时考虑到切换参考振荡器对瞬态持续时间的影响。建议使用的合成器是有前途的系统,要求输出信号中的杂散成分低,整体尺寸小,设备功耗小。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信