S. Romanov, A. Grechishkin, M. P. Savchenko, I. A. Markov, M. V. Maturazov, T. V. Maturazova
{"title":"Reducing the level of spurious components in the phase-locked loop frequency synthesizer","authors":"S. Romanov, A. Grechishkin, M. P. Savchenko, I. A. Markov, M. V. Maturazov, T. V. Maturazova","doi":"10.1109/SINKHROINFO.2017.7997552","DOIUrl":null,"url":null,"abstract":"This work is concerned with reducing the level of spurious components in the synthesizer phase-locked loop fractional-n frequency divider in feedback circuit. It is noted one of the drawbacks of such a scheme is the interference generated by the synthesizer, since it has a parasitic relationship between the synthesized signal and the input frequency-phase detector from the reference source. It is shown that the output side (parasitic) spectral components due to the fact that the synthesized frequency is not a multiple of the frequency of the input signal detector (not a multiple of the frequency comparison). It is noted that the worst case occurs when the difference between the synthesized frequency and the nearest frequency is a multiple of the frequency of comparison, is so small that the lowpass filter of the auto-tuning system does not provide the required suppression of spurious components. The proposed scheme improved synthesizer with reduced spurious performance. Shown the main advantage of the proposed scheme is that by introducing new nodes is the ability to reduce the spurious in the output signal taking into account the impact of switching reference oscillator for the duration of the transients. Recommendations on the use of the proposed synthesizer are promising systems that require low spurious components in the output signal with small overall dimensions and power consumption of the device.","PeriodicalId":372303,"journal":{"name":"2017 Systems of Signal Synchronization, Generating and Processing in Telecommunications (SINKHROINFO)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Systems of Signal Synchronization, Generating and Processing in Telecommunications (SINKHROINFO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SINKHROINFO.2017.7997552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
This work is concerned with reducing the level of spurious components in the synthesizer phase-locked loop fractional-n frequency divider in feedback circuit. It is noted one of the drawbacks of such a scheme is the interference generated by the synthesizer, since it has a parasitic relationship between the synthesized signal and the input frequency-phase detector from the reference source. It is shown that the output side (parasitic) spectral components due to the fact that the synthesized frequency is not a multiple of the frequency of the input signal detector (not a multiple of the frequency comparison). It is noted that the worst case occurs when the difference between the synthesized frequency and the nearest frequency is a multiple of the frequency of comparison, is so small that the lowpass filter of the auto-tuning system does not provide the required suppression of spurious components. The proposed scheme improved synthesizer with reduced spurious performance. Shown the main advantage of the proposed scheme is that by introducing new nodes is the ability to reduce the spurious in the output signal taking into account the impact of switching reference oscillator for the duration of the transients. Recommendations on the use of the proposed synthesizer are promising systems that require low spurious components in the output signal with small overall dimensions and power consumption of the device.