Design and implementation of boundary scan testing of core logic on FPGA

S. Srinivas, H. N. Sheshagiri
{"title":"Design and implementation of boundary scan testing of core logic on FPGA","authors":"S. Srinivas, H. N. Sheshagiri","doi":"10.1109/RTEICT.2017.8256609","DOIUrl":null,"url":null,"abstract":"Boundary Scan technique is one of the strategies of testing Integrated Circuits (ICs), wiring connections on printed circuit boards or sub-modules. The boundary scan circuitry is inserted at the inputs of ICs and testing is done by feeding test patterns. To overcome the drawbacks of primitive testing methods like in-circuit, functional testing techniques, a newer boundary scan technique is adopted in the proposed paper which reduces the testing time and cost. There is a need for low cost PCB test technology, which allows the miniaturization of PCBs with simple design rules [1]. The test patterns are stored in the input data register and are fed as inputs to the boundary scan cells. The test patterns are also fed to the core logic circuit that is being tested. The core part of the technique includes the design of main module called tap controller. JTAG TAP controllers have become a deliverance and control mechanism for Design for Test [2]. Its output is stored in the register and compared with the known value to conclude whether the IC is functioning properly or not. The effectiveness of this design is measured in terms of parameters such as area, power and the speed.","PeriodicalId":342831,"journal":{"name":"2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)","volume":"90 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT.2017.8256609","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Boundary Scan technique is one of the strategies of testing Integrated Circuits (ICs), wiring connections on printed circuit boards or sub-modules. The boundary scan circuitry is inserted at the inputs of ICs and testing is done by feeding test patterns. To overcome the drawbacks of primitive testing methods like in-circuit, functional testing techniques, a newer boundary scan technique is adopted in the proposed paper which reduces the testing time and cost. There is a need for low cost PCB test technology, which allows the miniaturization of PCBs with simple design rules [1]. The test patterns are stored in the input data register and are fed as inputs to the boundary scan cells. The test patterns are also fed to the core logic circuit that is being tested. The core part of the technique includes the design of main module called tap controller. JTAG TAP controllers have become a deliverance and control mechanism for Design for Test [2]. Its output is stored in the register and compared with the known value to conclude whether the IC is functioning properly or not. The effectiveness of this design is measured in terms of parameters such as area, power and the speed.
核心逻辑边界扫描测试在FPGA上的设计与实现
边界扫描技术是测试集成电路(ic)、印刷电路板或子模块上的布线连接的策略之一。边界扫描电路被插入到集成电路的输入端,测试是通过输入测试模式完成的。为了克服原始测试方法如在线、功能测试技术的缺点,本文采用了一种新的边界扫描技术,减少了测试时间和成本。需要低成本的PCB测试技术,这使得PCB小型化与简单的设计规则[1]。测试模式存储在输入数据寄存器中,并作为输入馈送到边界扫描单元。测试模式也被馈送到被测试的核心逻辑电路。该技术的核心部分包括抽头控制器主模块的设计。JTAG TAP控制器已经成为面向测试的设计[2]的交付和控制机制。它的输出被存储在寄存器中,并与已知值进行比较,以判断IC是否正常工作。从面积、功率、速度等参数来衡量该设计的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信