Development of SEU Monitor System for SEU detection and correction in virtex-5 FPGA

Vijay Savani, Nagendra P. Gajjar
{"title":"Development of SEU Monitor System for SEU detection and correction in virtex-5 FPGA","authors":"Vijay Savani, Nagendra P. Gajjar","doi":"10.1109/NUICONE.2011.6153268","DOIUrl":null,"url":null,"abstract":"In the present era of space application, use of FPGA has been increase dramatically and because of that the developed SEU Monitor System can be used to inject the error manually into the FPGA and after that detection and correction can be confirmed. Also, injected error can be used to verify the effectiveness of the mitigation technique added into the design. We describe the operation and architecture of the proposed logic design as well as its implementation in Xilinx virtex-5 FPGA.","PeriodicalId":206392,"journal":{"name":"2011 Nirma University International Conference on Engineering","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Nirma University International Conference on Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NUICONE.2011.6153268","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In the present era of space application, use of FPGA has been increase dramatically and because of that the developed SEU Monitor System can be used to inject the error manually into the FPGA and after that detection and correction can be confirmed. Also, injected error can be used to verify the effectiveness of the mitigation technique added into the design. We describe the operation and architecture of the proposed logic design as well as its implementation in Xilinx virtex-5 FPGA.
基于virtex-5 FPGA的SEU检测与校正监控系统的开发
在空间应用时代,FPGA的使用急剧增加,因此开发的SEU监控系统可以将误差手动注入FPGA,然后进行检测和校正。此外,注入误差可以用来验证添加到设计中的缓解技术的有效性。我们描述了所提出的逻辑设计的操作和架构,以及它在Xilinx virtex-5 FPGA上的实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信