High Performance 20-T based Hybrid Full Adder using 90nm CMOS Technology

Jyoti Kandpal, A. Tomar, Kailash Pandey, Mayur Agarwal
{"title":"High Performance 20-T based Hybrid Full Adder using 90nm CMOS Technology","authors":"Jyoti Kandpal, A. Tomar, Kailash Pandey, Mayur Agarwal","doi":"10.1109/WITCONECE48374.2019.9092897","DOIUrl":null,"url":null,"abstract":"In this paper, a high-performance full adder design is proposed using the hybrid logic style. There are three modules in the hybrid logic structure. The module I generates the XOR/XNOR output simultaneously whereas module II and module III are realized using the XOR/XNOR and CIN signal. The proposed design is simulated in the cadence software using the 90 nm CMOS technology at 1.2V. The proposed design gives the improvement 53% and 57 % in terms of delay and PDP, respectively when compared with its best counterpart. The proposed circuit also performs well with different supply voltage.","PeriodicalId":350816,"journal":{"name":"2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WITCONECE48374.2019.9092897","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, a high-performance full adder design is proposed using the hybrid logic style. There are three modules in the hybrid logic structure. The module I generates the XOR/XNOR output simultaneously whereas module II and module III are realized using the XOR/XNOR and CIN signal. The proposed design is simulated in the cadence software using the 90 nm CMOS technology at 1.2V. The proposed design gives the improvement 53% and 57 % in terms of delay and PDP, respectively when compared with its best counterpart. The proposed circuit also performs well with different supply voltage.
采用90nm CMOS技术的高性能20-T混合式全加法器
本文提出了一种采用混合逻辑方式的高性能全加法器设计方案。在混合逻辑结构中有三个模块。模块I同时产生XOR/XNOR输出,而模块II和模块III使用XOR/XNOR和CIN信号实现。该设计在cadence软件中使用1.2V的90nm CMOS技术进行了仿真。与最佳设计相比,该设计在延迟和PDP方面分别提高了53%和57%。该电路在不同的电源电压下也具有良好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信