{"title":"Systolic array implementation of a low frequency digital oscillator","authors":"H. Kwan, P. Tsang","doi":"10.1109/PACRIM.1989.48378","DOIUrl":null,"url":null,"abstract":"A bit-level systolic array is presented for the implementation of a digital sinusoidal oscillator with low-frequency and low-amplitude sensitivities and low-roundoff noise. The oscillator is derived from a lossless digital two-port and is extremely suitable for low-frequency applications where conventional direct form and coupled form oscillators fail to produce comparable performances. The resultant systolic array is based on the use of a signed-digital number representation bit-level pipelined multiplier and the overall array architecture is suitable for VLSI implementation.<<ETX>>","PeriodicalId":256287,"journal":{"name":"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing","volume":"98 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PACRIM.1989.48378","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
A bit-level systolic array is presented for the implementation of a digital sinusoidal oscillator with low-frequency and low-amplitude sensitivities and low-roundoff noise. The oscillator is derived from a lossless digital two-port and is extremely suitable for low-frequency applications where conventional direct form and coupled form oscillators fail to produce comparable performances. The resultant systolic array is based on the use of a signed-digital number representation bit-level pipelined multiplier and the overall array architecture is suitable for VLSI implementation.<>