Demultiplexer using Fast Hybrid Integrated ECL-Gates for 1 GBit/s PCM Signals

R. Petschacher, P. Russer
{"title":"Demultiplexer using Fast Hybrid Integrated ECL-Gates for 1 GBit/s PCM Signals","authors":"R. Petschacher, P. Russer","doi":"10.1109/EUMA.1977.332479","DOIUrl":null,"url":null,"abstract":"This paper describes a demultiplexer combined with a clock regenerator for 1 Gbit/s PCM signals. The demultiplexer divides the incoming signal into four parallel 250 Mbit/s channels using fast hybrid integrated ECL-gates with rise time of less than 400 ps. All clock signals needed to drive these gates are extracted from the input signal by a phase locked loop using two frequency doubler stages between the local oscillator and the phase detector. Since the logic levels and supply voltages of the hybrid integrated ECL-gates are fully compatible with those of monolithic integrated ECL circuits, such ECL-circuits can be directly connected to the outputs of the demultiplexer.","PeriodicalId":369354,"journal":{"name":"1977 7th European Microwave Conference","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1977-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1977 7th European Microwave Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EUMA.1977.332479","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

This paper describes a demultiplexer combined with a clock regenerator for 1 Gbit/s PCM signals. The demultiplexer divides the incoming signal into four parallel 250 Mbit/s channels using fast hybrid integrated ECL-gates with rise time of less than 400 ps. All clock signals needed to drive these gates are extracted from the input signal by a phase locked loop using two frequency doubler stages between the local oscillator and the phase detector. Since the logic levels and supply voltages of the hybrid integrated ECL-gates are fully compatible with those of monolithic integrated ECL circuits, such ECL-circuits can be directly connected to the outputs of the demultiplexer.
采用快速混合集成ecl门的1 GBit/s PCM信号解复用器
本文介绍了一种结合时钟再生器的1 Gbit/s PCM信号解复用器。解复用器使用上升时间小于400ps的快速混合集成ecl门将输入信号分成四个并行的250mbit /s通道。驱动这些门所需的所有时钟信号都由锁相环从输入信号中提取,锁相环使用本振和鉴相器之间的两个倍频级。由于混合集成ECL门的逻辑电平和电源电压与单片集成ECL电路的逻辑电平和电源电压完全兼容,因此这种ECL电路可以直接连接到解复用器的输出端。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信