A hierarchy bitline boost scheme for sub-1.5 V operation and short precharge time on high density FeRAM

H. Kang, H. Kye, Geun-Il Lee, Je-Hoon Park, Jun-Hwan Kim, Seaung-Suk Lee, S. Hong, Young-Jin Park, Jin-Yong Chung
{"title":"A hierarchy bitline boost scheme for sub-1.5 V operation and short precharge time on high density FeRAM","authors":"H. Kang, H. Kye, Geun-Il Lee, Je-Hoon Park, Jun-Hwan Kim, Seaung-Suk Lee, S. Hong, Young-Jin Park, Jin-Yong Chung","doi":"10.1109/ISSCC.2002.992172","DOIUrl":null,"url":null,"abstract":"This work develops three concepts: low-voltage operation with boost voltage control of bitline and plateline, reduced bitline capacitance with multiple divided sub cell array, and increased chip performance with write operation sharing both active and precharge time period. A 256 kb test chip with 3.0/spl times/1.0 /spl mu/m/sup 2/ 1T1C memory cells in 0.25 /spl mu/m design roles is expected to achieve 180 ns access and 70 ns precharge at 1.5 V based on internal probing.","PeriodicalId":423674,"journal":{"name":"2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2002.992172","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

This work develops three concepts: low-voltage operation with boost voltage control of bitline and plateline, reduced bitline capacitance with multiple divided sub cell array, and increased chip performance with write operation sharing both active and precharge time period. A 256 kb test chip with 3.0/spl times/1.0 /spl mu/m/sup 2/ 1T1C memory cells in 0.25 /spl mu/m design roles is expected to achieve 180 ns access and 70 ns precharge at 1.5 V based on internal probing.
一种用于高密度FeRAM的低于1.5 V工作和短预充时间的分层位线升压方案
这项工作提出了三个概念:低电压操作与升压控制的位线和平板线,减少位线电容与多分子单元阵列,并提高芯片性能写操作共享有源和预充电时间。一个256 kb的测试芯片,具有3.0/spl次/1.0 /spl mu/m/sup 2/ 1T1C存储单元,设计角色为0.25 /spl mu/m,预计可实现180 ns访问和70 ns基于内部探测的1.5 V预充电。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信