A Glimpse of Hardware Design Approaches

{"title":"A Glimpse of Hardware Design Approaches","authors":"","doi":"10.4018/978-1-7998-4537-9.ch002","DOIUrl":null,"url":null,"abstract":"In this chapter, the authors have described that in order to design the vein enhancement and feature extraction algorithm, different modules such as DSP, embedded processor, hardware accelerator, and FPGA are implemented. Further, it has also been revealed in this chapter that the performance of the vein algorithm implemented on the Nios-II and DSP processor is not considered fast though the DSP processor is designed for signal processing applications. The FPGA is an acceptable choice for researchers due to low-cost factors. The FPGA is implemented for the hardware design of the vein algorithm. However, the performance result was not fast. Furthermore, to cater to the need for better performance, innovative hardware design architecture is the need of the time. It is observed that if there are considerable calculations in the algorithm, the optimization of the algorithm with the parallel processing capabilities of hardware will be a good choice as it can mitigate the error of the calculations.","PeriodicalId":198416,"journal":{"name":"Cloud-Based M-Health Systems for Vein Image Enhancement and Feature Extraction","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Cloud-Based M-Health Systems for Vein Image Enhancement and Feature Extraction","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.4018/978-1-7998-4537-9.ch002","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this chapter, the authors have described that in order to design the vein enhancement and feature extraction algorithm, different modules such as DSP, embedded processor, hardware accelerator, and FPGA are implemented. Further, it has also been revealed in this chapter that the performance of the vein algorithm implemented on the Nios-II and DSP processor is not considered fast though the DSP processor is designed for signal processing applications. The FPGA is an acceptable choice for researchers due to low-cost factors. The FPGA is implemented for the hardware design of the vein algorithm. However, the performance result was not fast. Furthermore, to cater to the need for better performance, innovative hardware design architecture is the need of the time. It is observed that if there are considerable calculations in the algorithm, the optimization of the algorithm with the parallel processing capabilities of hardware will be a good choice as it can mitigate the error of the calculations.
硬件设计方法的一瞥
在本章中,作者描述了为了设计静脉增强和特征提取算法,实现了不同的模块,如DSP、嵌入式处理器、硬件加速器和FPGA。此外,本章还揭示了在Nios-II和DSP处理器上实现的静脉算法的性能并不快,尽管DSP处理器是为信号处理应用而设计的。由于低成本因素,FPGA是研究人员可以接受的选择。采用FPGA实现了静脉算法的硬件设计。然而,性能结果并不快。此外,为了迎合更好的性能需求,创新的硬件设计架构是时代的需要。可以看出,如果算法中有大量的计算,那么利用硬件的并行处理能力对算法进行优化将是一个很好的选择,因为它可以减轻计算的误差。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信