A 0.696-mW 9-bit 80-MS/s 2-b/cycle Nonbinary SAR ADC in 130-nm SOI CMOS

Liang Zhao, Xiaobing Ding, Jiaqi Yang, F. Lin
{"title":"A 0.696-mW 9-bit 80-MS/s 2-b/cycle Nonbinary SAR ADC in 130-nm SOI CMOS","authors":"Liang Zhao, Xiaobing Ding, Jiaqi Yang, F. Lin","doi":"10.1109/CICTA.2018.8706094","DOIUrl":null,"url":null,"abstract":"A 2b/cycle nonbinary successive approximation register (SAR) analog-to-digital converter (ADC) is presented in this brief. Two capacitor DACs, a Signal-DAC (SIG-DAC) and a Reference-DAC (REF-DAC), which are used to implement the 2b/cycle architecture, are designed to be nonbinary weighted. Such an approach can make the ADC robust enough to comparator offset variations and mismatch between DACs. In DAC settling phase, with splitting capacitors array, both the SIGDAC and REF-DAC capacitors use monotonic switching method, which can reduce the power dissipation and speed up the conversion. A prototype 9b ADC using 130-nm Silicon-On-Insulator (SOI) CMOS process works at 80MS/s from 1.2V supply, the simulation results shows a signal-to-noise plus distortion ratio (SNDR) of 50.40dB and a spurious-free dynamic range (SFDR) of 52.94dB. The total power consumption of the ADC is 0.696mW and the FoM is 32 fJ/conversion-step.","PeriodicalId":186840,"journal":{"name":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICTA.2018.8706094","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A 2b/cycle nonbinary successive approximation register (SAR) analog-to-digital converter (ADC) is presented in this brief. Two capacitor DACs, a Signal-DAC (SIG-DAC) and a Reference-DAC (REF-DAC), which are used to implement the 2b/cycle architecture, are designed to be nonbinary weighted. Such an approach can make the ADC robust enough to comparator offset variations and mismatch between DACs. In DAC settling phase, with splitting capacitors array, both the SIGDAC and REF-DAC capacitors use monotonic switching method, which can reduce the power dissipation and speed up the conversion. A prototype 9b ADC using 130-nm Silicon-On-Insulator (SOI) CMOS process works at 80MS/s from 1.2V supply, the simulation results shows a signal-to-noise plus distortion ratio (SNDR) of 50.40dB and a spurious-free dynamic range (SFDR) of 52.94dB. The total power consumption of the ADC is 0.696mW and the FoM is 32 fJ/conversion-step.
基于130nm SOI CMOS的0.696 mw 9位80 ms /s 2-b/周期非二进制SAR ADC
本文介绍了一种2b/周期非二进制逐次逼近寄存器(SAR)模数转换器(ADC)。两个电容dac,一个信号dac (SIG-DAC)和一个参考dac (REF-DAC),用于实现2b/周期架构,被设计为非二进制加权。这种方法可以使ADC足够健壮,以比较ADC之间的偏移变化和不匹配。在DAC稳定阶段,SIGDAC和REF-DAC电容器均采用分路电容阵列,采用单调开关方式,降低了功耗,加快了转换速度。采用130 nm绝缘体上硅(SOI) CMOS工艺的9b原型ADC在1.2V电源下工作速度为80MS/s,仿真结果表明信噪加失真比(SNDR)为50.40dB,无杂散动态范围(SFDR)为52.94dB。ADC的总功耗为0.696mW, FoM为32 fJ/转换步长。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信